xref: /rk3399_rockchip-uboot/arch/arm/cpu/armv7/start.S (revision c4a4e2e20ca226948b62ed116df98f7a3932f2ac)
1f56348afSSteve Sakoman/*
2f56348afSSteve Sakoman * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
3f56348afSSteve Sakoman *
4f56348afSSteve Sakoman * Copyright (c) 2004	Texas Instruments <r-woodruff2@ti.com>
5f56348afSSteve Sakoman *
6f56348afSSteve Sakoman * Copyright (c) 2001	Marius Gröger <mag@sysgo.de>
7f56348afSSteve Sakoman * Copyright (c) 2002	Alex Züpke <azu@sysgo.de>
8f56348afSSteve Sakoman * Copyright (c) 2002	Gary Jennejohn <garyj@denx.de>
9f56348afSSteve Sakoman * Copyright (c) 2003	Richard Woodruff <r-woodruff2@ti.com>
10f56348afSSteve Sakoman * Copyright (c) 2003	Kshitij <kshitij@ti.com>
11f56348afSSteve Sakoman * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
12f56348afSSteve Sakoman *
13f56348afSSteve Sakoman * See file CREDITS for list of people who contributed to this
14f56348afSSteve Sakoman * project.
15f56348afSSteve Sakoman *
16f56348afSSteve Sakoman * This program is free software; you can redistribute it and/or
17f56348afSSteve Sakoman * modify it under the terms of the GNU General Public License as
18f56348afSSteve Sakoman * published by the Free Software Foundation; either version 2 of
19f56348afSSteve Sakoman * the License, or (at your option) any later version.
20f56348afSSteve Sakoman *
21f56348afSSteve Sakoman * This program is distributed in the hope that it will be useful,
22f56348afSSteve Sakoman * but WITHOUT ANY WARRANTY; without even the implied warranty of
23f56348afSSteve Sakoman * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
24f56348afSSteve Sakoman * GNU General Public License for more details.
25f56348afSSteve Sakoman *
26f56348afSSteve Sakoman * You should have received a copy of the GNU General Public License
27f56348afSSteve Sakoman * along with this program; if not, write to the Free Software
28f56348afSSteve Sakoman * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
29f56348afSSteve Sakoman * MA 02111-1307 USA
30f56348afSSteve Sakoman */
31f56348afSSteve Sakoman
3225ddd1fbSWolfgang Denk#include <asm-offsets.h>
33f56348afSSteve Sakoman#include <config.h>
34f56348afSSteve Sakoman#include <version.h>
35a8c68639SAneesh V#include <asm/system.h>
3674236acaSAneesh V#include <linux/linkage.h>
37f56348afSSteve Sakoman
38f56348afSSteve Sakoman.globl _start
39f56348afSSteve Sakoman_start: b	reset
40f56348afSSteve Sakoman	ldr	pc, _undefined_instruction
41f56348afSSteve Sakoman	ldr	pc, _software_interrupt
42f56348afSSteve Sakoman	ldr	pc, _prefetch_abort
43f56348afSSteve Sakoman	ldr	pc, _data_abort
44f56348afSSteve Sakoman	ldr	pc, _not_used
45f56348afSSteve Sakoman	ldr	pc, _irq
46f56348afSSteve Sakoman	ldr	pc, _fiq
47033ca724SAneesh V#ifdef CONFIG_SPL_BUILD
48033ca724SAneesh V_undefined_instruction: .word _undefined_instruction
49033ca724SAneesh V_software_interrupt:	.word _software_interrupt
50033ca724SAneesh V_prefetch_abort:	.word _prefetch_abort
51033ca724SAneesh V_data_abort:		.word _data_abort
52033ca724SAneesh V_not_used:		.word _not_used
53033ca724SAneesh V_irq:			.word _irq
54033ca724SAneesh V_fiq:			.word _fiq
55033ca724SAneesh V_pad:			.word 0x12345678 /* now 16*4=64 */
56033ca724SAneesh V#else
57f56348afSSteve Sakoman_undefined_instruction: .word undefined_instruction
58f56348afSSteve Sakoman_software_interrupt:	.word software_interrupt
59f56348afSSteve Sakoman_prefetch_abort:	.word prefetch_abort
60f56348afSSteve Sakoman_data_abort:		.word data_abort
61f56348afSSteve Sakoman_not_used:		.word not_used
62f56348afSSteve Sakoman_irq:			.word irq
63f56348afSSteve Sakoman_fiq:			.word fiq
64f56348afSSteve Sakoman_pad:			.word 0x12345678 /* now 16*4=64 */
65033ca724SAneesh V#endif	/* CONFIG_SPL_BUILD */
66033ca724SAneesh V
67f56348afSSteve Sakoman.global _end_vect
68f56348afSSteve Sakoman_end_vect:
69f56348afSSteve Sakoman
70f56348afSSteve Sakoman	.balignl 16,0xdeadbeef
71f56348afSSteve Sakoman/*************************************************************************
72f56348afSSteve Sakoman *
73f56348afSSteve Sakoman * Startup Code (reset vector)
74f56348afSSteve Sakoman *
75f56348afSSteve Sakoman * do important init only if we don't start from memory!
76f56348afSSteve Sakoman * setup Memory and board specific bits prior to relocation.
77f56348afSSteve Sakoman * relocate armboot to ram
78f56348afSSteve Sakoman * setup stack
79f56348afSSteve Sakoman *
80f56348afSSteve Sakoman *************************************************************************/
81f56348afSSteve Sakoman
82561142afSHeiko Schocher.globl _TEXT_BASE
83f56348afSSteve Sakoman_TEXT_BASE:
84508611bcSBenoît Thébaudeau#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
85508611bcSBenoît Thébaudeau	.word	CONFIG_SPL_TEXT_BASE
86508611bcSBenoît Thébaudeau#else
8714d0a02aSWolfgang Denk	.word	CONFIG_SYS_TEXT_BASE
88508611bcSBenoît Thébaudeau#endif
89f56348afSSteve Sakoman
90f56348afSSteve Sakoman/*
91f56348afSSteve Sakoman * These are defined in the board-specific linker script.
92f56348afSSteve Sakoman */
93c3d3a541SHeiko Schocher.globl _bss_start_ofs
94c3d3a541SHeiko Schocher_bss_start_ofs:
95c3d3a541SHeiko Schocher	.word __bss_start - _start
96f56348afSSteve Sakoman
977086e91bSBenoît Thébaudeau.globl _image_copy_end_ofs
98033ca724SAneesh V_image_copy_end_ofs:
99033ca724SAneesh V	.word __image_copy_end - _start
100033ca724SAneesh V
101c3d3a541SHeiko Schocher.globl _bss_end_ofs
102c3d3a541SHeiko Schocher_bss_end_ofs:
1033929fb0aSSimon Glass	.word __bss_end - _start
104f56348afSSteve Sakoman
105f326cbbaSPo-Yu Chuang.globl _end_ofs
106f326cbbaSPo-Yu Chuang_end_ofs:
107f326cbbaSPo-Yu Chuang	.word _end - _start
108f326cbbaSPo-Yu Chuang
109f56348afSSteve Sakoman#ifdef CONFIG_USE_IRQ
110f56348afSSteve Sakoman/* IRQ stack memory (calculated at run-time) */
111f56348afSSteve Sakoman.globl IRQ_STACK_START
112f56348afSSteve SakomanIRQ_STACK_START:
113f56348afSSteve Sakoman	.word	0x0badc0de
114f56348afSSteve Sakoman
115f56348afSSteve Sakoman/* IRQ stack memory (calculated at run-time) */
116f56348afSSteve Sakoman.globl FIQ_STACK_START
117f56348afSSteve SakomanFIQ_STACK_START:
118f56348afSSteve Sakoman	.word 0x0badc0de
119f56348afSSteve Sakoman#endif
120f56348afSSteve Sakoman
121561142afSHeiko Schocher/* IRQ stack memory (calculated at run-time) + 8 bytes */
122561142afSHeiko Schocher.globl IRQ_STACK_START_IN
123561142afSHeiko SchocherIRQ_STACK_START_IN:
124561142afSHeiko Schocher	.word	0x0badc0de
125561142afSHeiko Schocher
126561142afSHeiko Schocher/*
127561142afSHeiko Schocher * the actual reset code
128561142afSHeiko Schocher */
129561142afSHeiko Schocher
130561142afSHeiko Schocherreset:
1318cf686e1SAneesh V	bl	save_boot_params
132561142afSHeiko Schocher	/*
133*c4a4e2e2SAndre Przywara	 * disable interrupts (FIQ and IRQ), also set the cpu to SVC32 mode,
134*c4a4e2e2SAndre Przywara	 * except if in HYP mode already
135561142afSHeiko Schocher	 */
136561142afSHeiko Schocher	mrs	r0, cpsr
137*c4a4e2e2SAndre Przywara	and	r1, r0, #0x1f		@ mask mode bits
138*c4a4e2e2SAndre Przywara	teq	r1, #0x1a		@ test for HYP mode
139*c4a4e2e2SAndre Przywara	bicne	r0, r0, #0x1f		@ clear all mode bits
140*c4a4e2e2SAndre Przywara	orrne	r0, r0, #0x13		@ set SVC mode
141*c4a4e2e2SAndre Przywara	orr	r0, r0, #0xc0		@ disable FIQ and IRQ
142561142afSHeiko Schocher	msr	cpsr,r0
143561142afSHeiko Schocher
144a8c68639SAneesh V/*
145a8c68639SAneesh V * Setup vector:
146a8c68639SAneesh V * (OMAP4 spl TEXT_BASE is not 32 byte aligned.
147a8c68639SAneesh V * Continue to use ROM code vector only in OMAP4 spl)
148a8c68639SAneesh V */
149a8c68639SAneesh V#if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD))
150a8c68639SAneesh V	/* Set V=0 in CP15 SCTRL register - for VBAR to point to vector */
151a8c68639SAneesh V	mrc	p15, 0, r0, c1, c0, 0	@ Read CP15 SCTRL Register
152a8c68639SAneesh V	bic	r0, #CR_V		@ V = 0
153a8c68639SAneesh V	mcr	p15, 0, r0, c1, c0, 0	@ Write CP15 SCTRL Register
154a8c68639SAneesh V
155a8c68639SAneesh V	/* Set vector address in CP15 VBAR register */
156a8c68639SAneesh V	ldr	r0, =_start
157a8c68639SAneesh V	mcr	p15, 0, r0, c12, c0, 0	@Set VBAR
158a8c68639SAneesh V#endif
159a8c68639SAneesh V
160561142afSHeiko Schocher	/* the mask ROM code should have PLL and others stable */
161561142afSHeiko Schocher#ifndef CONFIG_SKIP_LOWLEVEL_INIT
16280433c9aSSimon Glass	bl	cpu_init_cp15
163561142afSHeiko Schocher	bl	cpu_init_crit
164561142afSHeiko Schocher#endif
165561142afSHeiko Schocher
166e05e5de7SAlbert ARIBAUD	bl	_main
167561142afSHeiko Schocher
168561142afSHeiko Schocher/*------------------------------------------------------------------------------*/
169561142afSHeiko Schocher
1706507f133STom Rini#ifndef CONFIG_SPL_BUILD
171561142afSHeiko Schocher/*
1725c6db120SBenoît Thébaudeau * void relocate_code(addr_moni)
173561142afSHeiko Schocher *
174959eaa74SBenoît Thébaudeau * This function relocates the monitor code.
175561142afSHeiko Schocher */
17674236acaSAneesh VENTRY(relocate_code)
1775c6db120SBenoît Thébaudeau	mov	r6, r0	/* save addr of destination */
178561142afSHeiko Schocher
179561142afSHeiko Schocher	adr	r0, _start
1804b3db1cdSBenoît Thébaudeau	subs	r9, r6, r0		/* r9 <- relocation offset */
181e05e5de7SAlbert ARIBAUD	beq	relocate_done		/* skip relocation */
182a1a47d3cSAndreas Bießmann	mov	r1, r6			/* r1 <- scratch for copy_loop */
183033ca724SAneesh V	ldr	r3, _image_copy_end_ofs
184a1a47d3cSAndreas Bießmann	add	r2, r0, r3		/* r2 <- source end address	    */
185561142afSHeiko Schocher
186561142afSHeiko Schochercopy_loop:
1874b3db1cdSBenoît Thébaudeau	ldmia	r0!, {r10-r11}		/* copy from source address [r0]    */
1884b3db1cdSBenoît Thébaudeau	stmia	r1!, {r10-r11}		/* copy to   target address [r1]    */
189da90d4ceSAlbert Aribaud	cmp	r0, r2			/* until source end address [r2]    */
190da90d4ceSAlbert Aribaud	blo	copy_loop
191561142afSHeiko Schocher
192c3d3a541SHeiko Schocher	/*
193c3d3a541SHeiko Schocher	 * fix .rel.dyn relocations
194c3d3a541SHeiko Schocher	 */
195c3d3a541SHeiko Schocher	ldr	r0, _TEXT_BASE		/* r0 <- Text base */
196c3d3a541SHeiko Schocher	ldr	r10, _dynsym_start_ofs	/* r10 <- sym table ofs */
197c3d3a541SHeiko Schocher	add	r10, r10, r0		/* r10 <- sym table in FLASH */
198c3d3a541SHeiko Schocher	ldr	r2, _rel_dyn_start_ofs	/* r2 <- rel dyn start ofs */
199c3d3a541SHeiko Schocher	add	r2, r2, r0		/* r2 <- rel dyn start in FLASH */
200c3d3a541SHeiko Schocher	ldr	r3, _rel_dyn_end_ofs	/* r3 <- rel dyn end ofs */
201c3d3a541SHeiko Schocher	add	r3, r3, r0		/* r3 <- rel dyn end in FLASH */
202561142afSHeiko Schocherfixloop:
203c3d3a541SHeiko Schocher	ldr	r0, [r2]		/* r0 <- location to fix up, IN FLASH! */
2048c0c2b90SGray Remlin	add	r0, r0, r9		/* r0 <- location to fix up in RAM */
205c3d3a541SHeiko Schocher	ldr	r1, [r2, #4]
2061f52d89fSAndreas Bießmann	and	r7, r1, #0xff
2071f52d89fSAndreas Bießmann	cmp	r7, #23			/* relative fixup? */
208c3d3a541SHeiko Schocher	beq	fixrel
2091f52d89fSAndreas Bießmann	cmp	r7, #2			/* absolute fixup? */
210c3d3a541SHeiko Schocher	beq	fixabs
211c3d3a541SHeiko Schocher	/* ignore unknown type of fixup */
212c3d3a541SHeiko Schocher	b	fixnext
213c3d3a541SHeiko Schocherfixabs:
214c3d3a541SHeiko Schocher	/* absolute fix: set location to (offset) symbol value */
215c3d3a541SHeiko Schocher	mov	r1, r1, LSR #4		/* r1 <- symbol index in .dynsym */
216c3d3a541SHeiko Schocher	add	r1, r10, r1		/* r1 <- address of symbol in table */
217c3d3a541SHeiko Schocher	ldr	r1, [r1, #4]		/* r1 <- symbol value */
2183600945bSWolfgang Denk	add	r1, r1, r9		/* r1 <- relocated sym addr */
219c3d3a541SHeiko Schocher	b	fixnext
220c3d3a541SHeiko Schocherfixrel:
221c3d3a541SHeiko Schocher	/* relative fix: increase location by offset */
222c3d3a541SHeiko Schocher	ldr	r1, [r0]
223c3d3a541SHeiko Schocher	add	r1, r1, r9
224c3d3a541SHeiko Schocherfixnext:
225c3d3a541SHeiko Schocher	str	r1, [r0]
226c3d3a541SHeiko Schocher	add	r2, r2, #8		/* each rel.dyn entry is 8 bytes */
227561142afSHeiko Schocher	cmp	r2, r3
228c3d3a541SHeiko Schocher	blo	fixloop
229e05e5de7SAlbert ARIBAUD
230e05e5de7SAlbert ARIBAUDrelocate_done:
231e05e5de7SAlbert ARIBAUD
232e05e5de7SAlbert ARIBAUD	bx	lr
233e05e5de7SAlbert ARIBAUD
234033ca724SAneesh V_rel_dyn_start_ofs:
235033ca724SAneesh V	.word __rel_dyn_start - _start
236033ca724SAneesh V_rel_dyn_end_ofs:
237033ca724SAneesh V	.word __rel_dyn_end - _start
238033ca724SAneesh V_dynsym_start_ofs:
239033ca724SAneesh V	.word __dynsym_start - _start
240e05e5de7SAlbert ARIBAUDENDPROC(relocate_code)
241033ca724SAneesh V
242e05e5de7SAlbert ARIBAUD#endif
243561142afSHeiko Schocher
244e05e5de7SAlbert ARIBAUDENTRY(c_runtime_cpu_setup)
245c2dd0d45SAneesh V/*
246c2dd0d45SAneesh V * If I-cache is enabled invalidate it
247c2dd0d45SAneesh V */
248c2dd0d45SAneesh V#ifndef CONFIG_SYS_ICACHE_OFF
249c2dd0d45SAneesh V	mcr	p15, 0, r0, c7, c5, 0	@ invalidate icache
250c2dd0d45SAneesh V	mcr     p15, 0, r0, c7, c10, 4	@ DSB
251c2dd0d45SAneesh V	mcr     p15, 0, r0, c7, c5, 4	@ ISB
252c2dd0d45SAneesh V#endif
253f8b9d1d3STetsuyuki Kobayashi/*
254f8b9d1d3STetsuyuki Kobayashi * Move vector table
255f8b9d1d3STetsuyuki Kobayashi */
2566d6c0baeSTom Warren#if !defined(CONFIG_TEGRA)
257f8b9d1d3STetsuyuki Kobayashi	/* Set vector address in CP15 VBAR register */
258f8b9d1d3STetsuyuki Kobayashi	ldr     r0, =_start
259f8b9d1d3STetsuyuki Kobayashi	mcr     p15, 0, r0, c12, c0, 0  @Set VBAR
2606d6c0baeSTom Warren#endif /* !Tegra */
261f8b9d1d3STetsuyuki Kobayashi
262e05e5de7SAlbert ARIBAUD	bx	lr
263561142afSHeiko Schocher
264e05e5de7SAlbert ARIBAUDENDPROC(c_runtime_cpu_setup)
265c3d3a541SHeiko Schocher
266f56348afSSteve Sakoman/*************************************************************************
267f56348afSSteve Sakoman *
2686f0dba85STetsuyuki Kobayashi * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3)
2696f0dba85STetsuyuki Kobayashi *	__attribute__((weak));
2706f0dba85STetsuyuki Kobayashi *
2716f0dba85STetsuyuki Kobayashi * Stack pointer is not yet initialized at this moment
2726f0dba85STetsuyuki Kobayashi * Don't save anything to stack even if compiled with -O0
2736f0dba85STetsuyuki Kobayashi *
2746f0dba85STetsuyuki Kobayashi *************************************************************************/
2756f0dba85STetsuyuki KobayashiENTRY(save_boot_params)
2766f0dba85STetsuyuki Kobayashi	bx	lr			@ back to my caller
2776f0dba85STetsuyuki KobayashiENDPROC(save_boot_params)
2786f0dba85STetsuyuki Kobayashi	.weak	save_boot_params
2796f0dba85STetsuyuki Kobayashi
2806f0dba85STetsuyuki Kobayashi/*************************************************************************
2816f0dba85STetsuyuki Kobayashi *
28280433c9aSSimon Glass * cpu_init_cp15
283f56348afSSteve Sakoman *
28480433c9aSSimon Glass * Setup CP15 registers (cache, MMU, TLBs). The I-cache is turned on unless
28580433c9aSSimon Glass * CONFIG_SYS_ICACHE_OFF is defined.
286f56348afSSteve Sakoman *
287f56348afSSteve Sakoman *************************************************************************/
28874236acaSAneesh VENTRY(cpu_init_cp15)
289f56348afSSteve Sakoman	/*
290f56348afSSteve Sakoman	 * Invalidate L1 I/D
291f56348afSSteve Sakoman	 */
292f56348afSSteve Sakoman	mov	r0, #0			@ set up for MCR
293f56348afSSteve Sakoman	mcr	p15, 0, r0, c8, c7, 0	@ invalidate TLBs
294f56348afSSteve Sakoman	mcr	p15, 0, r0, c7, c5, 0	@ invalidate icache
295c2dd0d45SAneesh V	mcr	p15, 0, r0, c7, c5, 6	@ invalidate BP array
296c2dd0d45SAneesh V	mcr     p15, 0, r0, c7, c10, 4	@ DSB
297c2dd0d45SAneesh V	mcr     p15, 0, r0, c7, c5, 4	@ ISB
298f56348afSSteve Sakoman
299f56348afSSteve Sakoman	/*
300f56348afSSteve Sakoman	 * disable MMU stuff and caches
301f56348afSSteve Sakoman	 */
302f56348afSSteve Sakoman	mrc	p15, 0, r0, c1, c0, 0
303f56348afSSteve Sakoman	bic	r0, r0, #0x00002000	@ clear bits 13 (--V-)
304f56348afSSteve Sakoman	bic	r0, r0, #0x00000007	@ clear bits 2:0 (-CAM)
305f56348afSSteve Sakoman	orr	r0, r0, #0x00000002	@ set bit 1 (--A-) Align
306c2dd0d45SAneesh V	orr	r0, r0, #0x00000800	@ set bit 11 (Z---) BTB
307c2dd0d45SAneesh V#ifdef CONFIG_SYS_ICACHE_OFF
308c2dd0d45SAneesh V	bic	r0, r0, #0x00001000	@ clear bit 12 (I) I-cache
309c2dd0d45SAneesh V#else
310c2dd0d45SAneesh V	orr	r0, r0, #0x00001000	@ set bit 12 (I) I-cache
311c2dd0d45SAneesh V#endif
312f56348afSSteve Sakoman	mcr	p15, 0, r0, c1, c0, 0
3130678587fSStephen Warren
314c5d4752cSStephen Warren#ifdef CONFIG_ARM_ERRATA_716044
315c5d4752cSStephen Warren	mrc	p15, 0, r0, c1, c0, 0	@ read system control register
316c5d4752cSStephen Warren	orr	r0, r0, #1 << 11	@ set bit #11
317c5d4752cSStephen Warren	mcr	p15, 0, r0, c1, c0, 0	@ write system control register
318c5d4752cSStephen Warren#endif
319c5d4752cSStephen Warren
3200678587fSStephen Warren#ifdef CONFIG_ARM_ERRATA_742230
3210678587fSStephen Warren	mrc	p15, 0, r0, c15, c0, 1	@ read diagnostic register
3220678587fSStephen Warren	orr	r0, r0, #1 << 4		@ set bit #4
3230678587fSStephen Warren	mcr	p15, 0, r0, c15, c0, 1	@ write diagnostic register
3240678587fSStephen Warren#endif
3250678587fSStephen Warren
3260678587fSStephen Warren#ifdef CONFIG_ARM_ERRATA_743622
3270678587fSStephen Warren	mrc	p15, 0, r0, c15, c0, 1	@ read diagnostic register
3280678587fSStephen Warren	orr	r0, r0, #1 << 6		@ set bit #6
3290678587fSStephen Warren	mcr	p15, 0, r0, c15, c0, 1	@ write diagnostic register
3300678587fSStephen Warren#endif
3310678587fSStephen Warren
3320678587fSStephen Warren#ifdef CONFIG_ARM_ERRATA_751472
3330678587fSStephen Warren	mrc	p15, 0, r0, c15, c0, 1	@ read diagnostic register
3340678587fSStephen Warren	orr	r0, r0, #1 << 11	@ set bit #11
3350678587fSStephen Warren	mcr	p15, 0, r0, c15, c0, 1	@ write diagnostic register
3360678587fSStephen Warren#endif
3370678587fSStephen Warren
33880433c9aSSimon Glass	mov	pc, lr			@ back to my caller
33974236acaSAneesh VENDPROC(cpu_init_cp15)
34080433c9aSSimon Glass
34180433c9aSSimon Glass#ifndef CONFIG_SKIP_LOWLEVEL_INIT
34280433c9aSSimon Glass/*************************************************************************
34380433c9aSSimon Glass *
34480433c9aSSimon Glass * CPU_init_critical registers
34580433c9aSSimon Glass *
34680433c9aSSimon Glass * setup important registers
34780433c9aSSimon Glass * setup memory timing
34880433c9aSSimon Glass *
34980433c9aSSimon Glass *************************************************************************/
35074236acaSAneesh VENTRY(cpu_init_crit)
351f56348afSSteve Sakoman	/*
352f56348afSSteve Sakoman	 * Jump to board specific initialization...
353f56348afSSteve Sakoman	 * The Mask ROM will have already initialized
354f56348afSSteve Sakoman	 * basic memory. Go here to bump up clock rate and handle
355f56348afSSteve Sakoman	 * wake up conditions.
356f56348afSSteve Sakoman	 */
35763ee53a7SBenoît Thébaudeau	b	lowlevel_init		@ go setup pll,mux,memory
35874236acaSAneesh VENDPROC(cpu_init_crit)
35922193540SRob Herring#endif
360033ca724SAneesh V
361033ca724SAneesh V#ifndef CONFIG_SPL_BUILD
362f56348afSSteve Sakoman/*
363f56348afSSteve Sakoman *************************************************************************
364f56348afSSteve Sakoman *
365f56348afSSteve Sakoman * Interrupt handling
366f56348afSSteve Sakoman *
367f56348afSSteve Sakoman *************************************************************************
368f56348afSSteve Sakoman */
369f56348afSSteve Sakoman@
370f56348afSSteve Sakoman@ IRQ stack frame.
371f56348afSSteve Sakoman@
372f56348afSSteve Sakoman#define S_FRAME_SIZE	72
373f56348afSSteve Sakoman
374f56348afSSteve Sakoman#define S_OLD_R0	68
375f56348afSSteve Sakoman#define S_PSR		64
376f56348afSSteve Sakoman#define S_PC		60
377f56348afSSteve Sakoman#define S_LR		56
378f56348afSSteve Sakoman#define S_SP		52
379f56348afSSteve Sakoman
380f56348afSSteve Sakoman#define S_IP		48
381f56348afSSteve Sakoman#define S_FP		44
382f56348afSSteve Sakoman#define S_R10		40
383f56348afSSteve Sakoman#define S_R9		36
384f56348afSSteve Sakoman#define S_R8		32
385f56348afSSteve Sakoman#define S_R7		28
386f56348afSSteve Sakoman#define S_R6		24
387f56348afSSteve Sakoman#define S_R5		20
388f56348afSSteve Sakoman#define S_R4		16
389f56348afSSteve Sakoman#define S_R3		12
390f56348afSSteve Sakoman#define S_R2		8
391f56348afSSteve Sakoman#define S_R1		4
392f56348afSSteve Sakoman#define S_R0		0
393f56348afSSteve Sakoman
394f56348afSSteve Sakoman#define MODE_SVC 0x13
395f56348afSSteve Sakoman#define I_BIT	 0x80
396f56348afSSteve Sakoman
397f56348afSSteve Sakoman/*
398f56348afSSteve Sakoman * use bad_save_user_regs for abort/prefetch/undef/swi ...
399f56348afSSteve Sakoman * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
400f56348afSSteve Sakoman */
401f56348afSSteve Sakoman
402f56348afSSteve Sakoman	.macro	bad_save_user_regs
403f56348afSSteve Sakoman	sub	sp, sp, #S_FRAME_SIZE		@ carve out a frame on current
404f56348afSSteve Sakoman						@ user stack
405f56348afSSteve Sakoman	stmia	sp, {r0 - r12}			@ Save user registers (now in
406f56348afSSteve Sakoman						@ svc mode) r0-r12
407561142afSHeiko Schocher	ldr	r2, IRQ_STACK_START_IN		@ set base 2 words into abort
408f56348afSSteve Sakoman						@ stack
409f56348afSSteve Sakoman	ldmia	r2, {r2 - r3}			@ get values for "aborted" pc
410f56348afSSteve Sakoman						@ and cpsr (into parm regs)
411f56348afSSteve Sakoman	add	r0, sp, #S_FRAME_SIZE		@ grab pointer to old stack
412f56348afSSteve Sakoman
413f56348afSSteve Sakoman	add	r5, sp, #S_SP
414f56348afSSteve Sakoman	mov	r1, lr
415f56348afSSteve Sakoman	stmia	r5, {r0 - r3}			@ save sp_SVC, lr_SVC, pc, cpsr
416f56348afSSteve Sakoman	mov	r0, sp				@ save current stack into r0
417f56348afSSteve Sakoman						@ (param register)
418f56348afSSteve Sakoman	.endm
419f56348afSSteve Sakoman
420f56348afSSteve Sakoman	.macro	irq_save_user_regs
421f56348afSSteve Sakoman	sub	sp, sp, #S_FRAME_SIZE
422f56348afSSteve Sakoman	stmia	sp, {r0 - r12}			@ Calling r0-r12
423f56348afSSteve Sakoman	add	r8, sp, #S_PC			@ !! R8 NEEDS to be saved !!
424f56348afSSteve Sakoman						@ a reserved stack spot would
425f56348afSSteve Sakoman						@ be good.
426f56348afSSteve Sakoman	stmdb	r8, {sp, lr}^			@ Calling SP, LR
427f56348afSSteve Sakoman	str	lr, [r8, #0]			@ Save calling PC
428f56348afSSteve Sakoman	mrs	r6, spsr
429f56348afSSteve Sakoman	str	r6, [r8, #4]			@ Save CPSR
430f56348afSSteve Sakoman	str	r0, [r8, #8]			@ Save OLD_R0
431f56348afSSteve Sakoman	mov	r0, sp
432f56348afSSteve Sakoman	.endm
433f56348afSSteve Sakoman
434f56348afSSteve Sakoman	.macro	irq_restore_user_regs
435f56348afSSteve Sakoman	ldmia	sp, {r0 - lr}^			@ Calling r0 - lr
436f56348afSSteve Sakoman	mov	r0, r0
437f56348afSSteve Sakoman	ldr	lr, [sp, #S_PC]			@ Get PC
438f56348afSSteve Sakoman	add	sp, sp, #S_FRAME_SIZE
439f56348afSSteve Sakoman	subs	pc, lr, #4			@ return & move spsr_svc into
440f56348afSSteve Sakoman						@ cpsr
441f56348afSSteve Sakoman	.endm
442f56348afSSteve Sakoman
443f56348afSSteve Sakoman	.macro get_bad_stack
444561142afSHeiko Schocher	ldr	r13, IRQ_STACK_START_IN		@ setup our mode stack (enter
445561142afSHeiko Schocher						@ in banked mode)
446f56348afSSteve Sakoman
447f56348afSSteve Sakoman	str	lr, [r13]			@ save caller lr in position 0
448f56348afSSteve Sakoman						@ of saved stack
449f56348afSSteve Sakoman	mrs	lr, spsr			@ get the spsr
450f56348afSSteve Sakoman	str	lr, [r13, #4]			@ save spsr in position 1 of
451f56348afSSteve Sakoman						@ saved stack
452f56348afSSteve Sakoman
453f56348afSSteve Sakoman	mov	r13, #MODE_SVC			@ prepare SVC-Mode
454f56348afSSteve Sakoman	@ msr	spsr_c, r13
455f56348afSSteve Sakoman	msr	spsr, r13			@ switch modes, make sure
456f56348afSSteve Sakoman						@ moves will execute
457f56348afSSteve Sakoman	mov	lr, pc				@ capture return pc
458f56348afSSteve Sakoman	movs	pc, lr				@ jump to next instruction &
459f56348afSSteve Sakoman						@ switch modes.
460f56348afSSteve Sakoman	.endm
461f56348afSSteve Sakoman
462f56348afSSteve Sakoman	.macro get_bad_stack_swi
463f56348afSSteve Sakoman	sub	r13, r13, #4			@ space on current stack for
464f56348afSSteve Sakoman						@ scratch reg.
465f56348afSSteve Sakoman	str	r0, [r13]			@ save R0's value.
466561142afSHeiko Schocher	ldr	r0, IRQ_STACK_START_IN		@ get data regions start
467f56348afSSteve Sakoman						@ spots for abort stack
468f56348afSSteve Sakoman	str	lr, [r0]			@ save caller lr in position 0
469f56348afSSteve Sakoman						@ of saved stack
4704411b2aeSTetsuyuki Kobayashi	mrs	lr, spsr			@ get the spsr
471f56348afSSteve Sakoman	str	lr, [r0, #4]			@ save spsr in position 1 of
472f56348afSSteve Sakoman						@ saved stack
4734411b2aeSTetsuyuki Kobayashi	ldr	lr, [r0]			@ restore lr
474f56348afSSteve Sakoman	ldr	r0, [r13]			@ restore r0
475f56348afSSteve Sakoman	add	r13, r13, #4			@ pop stack entry
476f56348afSSteve Sakoman	.endm
477f56348afSSteve Sakoman
478f56348afSSteve Sakoman	.macro get_irq_stack			@ setup IRQ stack
479f56348afSSteve Sakoman	ldr	sp, IRQ_STACK_START
480f56348afSSteve Sakoman	.endm
481f56348afSSteve Sakoman
482f56348afSSteve Sakoman	.macro get_fiq_stack			@ setup FIQ stack
483f56348afSSteve Sakoman	ldr	sp, FIQ_STACK_START
484f56348afSSteve Sakoman	.endm
485f56348afSSteve Sakoman
486f56348afSSteve Sakoman/*
487f56348afSSteve Sakoman * exception handlers
488f56348afSSteve Sakoman */
489f56348afSSteve Sakoman	.align	5
490f56348afSSteve Sakomanundefined_instruction:
491f56348afSSteve Sakoman	get_bad_stack
492f56348afSSteve Sakoman	bad_save_user_regs
493f56348afSSteve Sakoman	bl	do_undefined_instruction
494f56348afSSteve Sakoman
495f56348afSSteve Sakoman	.align	5
496f56348afSSteve Sakomansoftware_interrupt:
497f56348afSSteve Sakoman	get_bad_stack_swi
498f56348afSSteve Sakoman	bad_save_user_regs
499f56348afSSteve Sakoman	bl	do_software_interrupt
500f56348afSSteve Sakoman
501f56348afSSteve Sakoman	.align	5
502f56348afSSteve Sakomanprefetch_abort:
503f56348afSSteve Sakoman	get_bad_stack
504f56348afSSteve Sakoman	bad_save_user_regs
505f56348afSSteve Sakoman	bl	do_prefetch_abort
506f56348afSSteve Sakoman
507f56348afSSteve Sakoman	.align	5
508f56348afSSteve Sakomandata_abort:
509f56348afSSteve Sakoman	get_bad_stack
510f56348afSSteve Sakoman	bad_save_user_regs
511f56348afSSteve Sakoman	bl	do_data_abort
512f56348afSSteve Sakoman
513f56348afSSteve Sakoman	.align	5
514f56348afSSteve Sakomannot_used:
515f56348afSSteve Sakoman	get_bad_stack
516f56348afSSteve Sakoman	bad_save_user_regs
517f56348afSSteve Sakoman	bl	do_not_used
518f56348afSSteve Sakoman
519f56348afSSteve Sakoman#ifdef CONFIG_USE_IRQ
520f56348afSSteve Sakoman
521f56348afSSteve Sakoman	.align	5
522f56348afSSteve Sakomanirq:
523f56348afSSteve Sakoman	get_irq_stack
524f56348afSSteve Sakoman	irq_save_user_regs
525f56348afSSteve Sakoman	bl	do_irq
526f56348afSSteve Sakoman	irq_restore_user_regs
527f56348afSSteve Sakoman
528f56348afSSteve Sakoman	.align	5
529f56348afSSteve Sakomanfiq:
530f56348afSSteve Sakoman	get_fiq_stack
531f56348afSSteve Sakoman	/* someone ought to write a more effective fiq_save_user_regs */
532f56348afSSteve Sakoman	irq_save_user_regs
533f56348afSSteve Sakoman	bl	do_fiq
534f56348afSSteve Sakoman	irq_restore_user_regs
535f56348afSSteve Sakoman
536f56348afSSteve Sakoman#else
537f56348afSSteve Sakoman
538f56348afSSteve Sakoman	.align	5
539f56348afSSteve Sakomanirq:
540f56348afSSteve Sakoman	get_bad_stack
541f56348afSSteve Sakoman	bad_save_user_regs
542f56348afSSteve Sakoman	bl	do_irq
543f56348afSSteve Sakoman
544f56348afSSteve Sakoman	.align	5
545f56348afSSteve Sakomanfiq:
546f56348afSSteve Sakoman	get_bad_stack
547f56348afSSteve Sakoman	bad_save_user_regs
548f56348afSSteve Sakoman	bl	do_fiq
549f56348afSSteve Sakoman
550033ca724SAneesh V#endif /* CONFIG_USE_IRQ */
551033ca724SAneesh V#endif /* CONFIG_SPL_BUILD */
552