1f56348afSSteve Sakoman/* 2f56348afSSteve Sakoman * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core 3f56348afSSteve Sakoman * 4f56348afSSteve Sakoman * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com> 5f56348afSSteve Sakoman * 6f56348afSSteve Sakoman * Copyright (c) 2001 Marius Gröger <mag@sysgo.de> 7f56348afSSteve Sakoman * Copyright (c) 2002 Alex Züpke <azu@sysgo.de> 8f56348afSSteve Sakoman * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de> 9f56348afSSteve Sakoman * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com> 10f56348afSSteve Sakoman * Copyright (c) 2003 Kshitij <kshitij@ti.com> 11f56348afSSteve Sakoman * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com> 12f56348afSSteve Sakoman * 13f56348afSSteve Sakoman * See file CREDITS for list of people who contributed to this 14f56348afSSteve Sakoman * project. 15f56348afSSteve Sakoman * 16f56348afSSteve Sakoman * This program is free software; you can redistribute it and/or 17f56348afSSteve Sakoman * modify it under the terms of the GNU General Public License as 18f56348afSSteve Sakoman * published by the Free Software Foundation; either version 2 of 19f56348afSSteve Sakoman * the License, or (at your option) any later version. 20f56348afSSteve Sakoman * 21f56348afSSteve Sakoman * This program is distributed in the hope that it will be useful, 22f56348afSSteve Sakoman * but WITHOUT ANY WARRANTY; without even the implied warranty of 23f56348afSSteve Sakoman * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 24f56348afSSteve Sakoman * GNU General Public License for more details. 25f56348afSSteve Sakoman * 26f56348afSSteve Sakoman * You should have received a copy of the GNU General Public License 27f56348afSSteve Sakoman * along with this program; if not, write to the Free Software 28f56348afSSteve Sakoman * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 29f56348afSSteve Sakoman * MA 02111-1307 USA 30f56348afSSteve Sakoman */ 31f56348afSSteve Sakoman 3225ddd1fbSWolfgang Denk#include <asm-offsets.h> 33f56348afSSteve Sakoman#include <config.h> 34f56348afSSteve Sakoman#include <version.h> 35f56348afSSteve Sakoman 36f56348afSSteve Sakoman.globl _start 37f56348afSSteve Sakoman_start: b reset 38f56348afSSteve Sakoman ldr pc, _undefined_instruction 39f56348afSSteve Sakoman ldr pc, _software_interrupt 40f56348afSSteve Sakoman ldr pc, _prefetch_abort 41f56348afSSteve Sakoman ldr pc, _data_abort 42f56348afSSteve Sakoman ldr pc, _not_used 43f56348afSSteve Sakoman ldr pc, _irq 44f56348afSSteve Sakoman ldr pc, _fiq 45f56348afSSteve Sakoman 46f56348afSSteve Sakoman_undefined_instruction: .word undefined_instruction 47f56348afSSteve Sakoman_software_interrupt: .word software_interrupt 48f56348afSSteve Sakoman_prefetch_abort: .word prefetch_abort 49f56348afSSteve Sakoman_data_abort: .word data_abort 50f56348afSSteve Sakoman_not_used: .word not_used 51f56348afSSteve Sakoman_irq: .word irq 52f56348afSSteve Sakoman_fiq: .word fiq 53f56348afSSteve Sakoman_pad: .word 0x12345678 /* now 16*4=64 */ 54f56348afSSteve Sakoman.global _end_vect 55f56348afSSteve Sakoman_end_vect: 56f56348afSSteve Sakoman 57f56348afSSteve Sakoman .balignl 16,0xdeadbeef 58f56348afSSteve Sakoman/************************************************************************* 59f56348afSSteve Sakoman * 60f56348afSSteve Sakoman * Startup Code (reset vector) 61f56348afSSteve Sakoman * 62f56348afSSteve Sakoman * do important init only if we don't start from memory! 63f56348afSSteve Sakoman * setup Memory and board specific bits prior to relocation. 64f56348afSSteve Sakoman * relocate armboot to ram 65f56348afSSteve Sakoman * setup stack 66f56348afSSteve Sakoman * 67f56348afSSteve Sakoman *************************************************************************/ 68f56348afSSteve Sakoman 69561142afSHeiko Schocher.globl _TEXT_BASE 70f56348afSSteve Sakoman_TEXT_BASE: 7114d0a02aSWolfgang Denk .word CONFIG_SYS_TEXT_BASE 72f56348afSSteve Sakoman 73f56348afSSteve Sakoman/* 74f56348afSSteve Sakoman * These are defined in the board-specific linker script. 75f56348afSSteve Sakoman */ 76c3d3a541SHeiko Schocher.globl _bss_start_ofs 77c3d3a541SHeiko Schocher_bss_start_ofs: 78c3d3a541SHeiko Schocher .word __bss_start - _start 79f56348afSSteve Sakoman 80c3d3a541SHeiko Schocher.globl _bss_end_ofs 81c3d3a541SHeiko Schocher_bss_end_ofs: 82c3d3a541SHeiko Schocher .word _end - _start 83f56348afSSteve Sakoman 84f56348afSSteve Sakoman#ifdef CONFIG_USE_IRQ 85f56348afSSteve Sakoman/* IRQ stack memory (calculated at run-time) */ 86f56348afSSteve Sakoman.globl IRQ_STACK_START 87f56348afSSteve SakomanIRQ_STACK_START: 88f56348afSSteve Sakoman .word 0x0badc0de 89f56348afSSteve Sakoman 90f56348afSSteve Sakoman/* IRQ stack memory (calculated at run-time) */ 91f56348afSSteve Sakoman.globl FIQ_STACK_START 92f56348afSSteve SakomanFIQ_STACK_START: 93f56348afSSteve Sakoman .word 0x0badc0de 94f56348afSSteve Sakoman#endif 95f56348afSSteve Sakoman 96561142afSHeiko Schocher/* IRQ stack memory (calculated at run-time) + 8 bytes */ 97561142afSHeiko Schocher.globl IRQ_STACK_START_IN 98561142afSHeiko SchocherIRQ_STACK_START_IN: 99561142afSHeiko Schocher .word 0x0badc0de 100561142afSHeiko Schocher 101561142afSHeiko Schocher/* 102561142afSHeiko Schocher * the actual reset code 103561142afSHeiko Schocher */ 104561142afSHeiko Schocher 105561142afSHeiko Schocherreset: 106561142afSHeiko Schocher /* 107561142afSHeiko Schocher * set the cpu to SVC32 mode 108561142afSHeiko Schocher */ 109561142afSHeiko Schocher mrs r0, cpsr 110561142afSHeiko Schocher bic r0, r0, #0x1f 111561142afSHeiko Schocher orr r0, r0, #0xd3 112561142afSHeiko Schocher msr cpsr,r0 113561142afSHeiko Schocher 114561142afSHeiko Schocher#if (CONFIG_OMAP34XX) 115561142afSHeiko Schocher /* Copy vectors to mask ROM indirect addr */ 116561142afSHeiko Schocher adr r0, _start @ r0 <- current position of code 117561142afSHeiko Schocher add r0, r0, #4 @ skip reset vector 118561142afSHeiko Schocher mov r2, #64 @ r2 <- size to copy 119561142afSHeiko Schocher add r2, r0, r2 @ r2 <- source end address 120561142afSHeiko Schocher mov r1, #SRAM_OFFSET0 @ build vect addr 121561142afSHeiko Schocher mov r3, #SRAM_OFFSET1 122561142afSHeiko Schocher add r1, r1, r3 123561142afSHeiko Schocher mov r3, #SRAM_OFFSET2 124561142afSHeiko Schocher add r1, r1, r3 125561142afSHeiko Schochernext: 126561142afSHeiko Schocher ldmia r0!, {r3 - r10} @ copy from source address [r0] 127561142afSHeiko Schocher stmia r1!, {r3 - r10} @ copy to target address [r1] 128561142afSHeiko Schocher cmp r0, r2 @ until source end address [r2] 129561142afSHeiko Schocher bne next @ loop until equal */ 130561142afSHeiko Schocher#if !defined(CONFIG_SYS_NAND_BOOT) && !defined(CONFIG_SYS_ONENAND_BOOT) 131561142afSHeiko Schocher /* No need to copy/exec the clock code - DPLL adjust already done 132561142afSHeiko Schocher * in NAND/oneNAND Boot. 133561142afSHeiko Schocher */ 134561142afSHeiko Schocher bl cpy_clk_code @ put dpll adjust code behind vectors 135561142afSHeiko Schocher#endif /* NAND Boot */ 136561142afSHeiko Schocher#endif 137561142afSHeiko Schocher /* the mask ROM code should have PLL and others stable */ 138561142afSHeiko Schocher#ifndef CONFIG_SKIP_LOWLEVEL_INIT 139561142afSHeiko Schocher bl cpu_init_crit 140561142afSHeiko Schocher#endif 141561142afSHeiko Schocher 142561142afSHeiko Schocher/* Set stackpointer in internal RAM to call board_init_f */ 143561142afSHeiko Schochercall_board_init_f: 144561142afSHeiko Schocher ldr sp, =(CONFIG_SYS_INIT_SP_ADDR) 145296cae73SHeiko Schocher bic sp, sp, #7 /* 8-byte alignment for ABI compliance */ 146561142afSHeiko Schocher ldr r0,=0x00000000 147561142afSHeiko Schocher bl board_init_f 148561142afSHeiko Schocher 149561142afSHeiko Schocher/*------------------------------------------------------------------------------*/ 150561142afSHeiko Schocher 151561142afSHeiko Schocher/* 152561142afSHeiko Schocher * void relocate_code (addr_sp, gd, addr_moni) 153561142afSHeiko Schocher * 154561142afSHeiko Schocher * This "function" does not return, instead it continues in RAM 155561142afSHeiko Schocher * after relocating the monitor code. 156561142afSHeiko Schocher * 157561142afSHeiko Schocher */ 158561142afSHeiko Schocher .globl relocate_code 159561142afSHeiko Schocherrelocate_code: 160561142afSHeiko Schocher mov r4, r0 /* save addr_sp */ 161561142afSHeiko Schocher mov r5, r1 /* save addr of gd */ 162561142afSHeiko Schocher mov r6, r2 /* save addr of destination */ 163561142afSHeiko Schocher 164561142afSHeiko Schocher /* Set up the stack */ 165561142afSHeiko Schocherstack_setup: 166561142afSHeiko Schocher mov sp, r4 167561142afSHeiko Schocher 168561142afSHeiko Schocher adr r0, _start 169561142afSHeiko Schocher cmp r0, r6 170561142afSHeiko Schocher#ifndef CONFIG_PRELOADER 171561142afSHeiko Schocher beq jump_2_ram 172561142afSHeiko Schocher#endif 173a1a47d3cSAndreas Bießmann mov r1, r6 /* r1 <- scratch for copy_loop */ 174a1a47d3cSAndreas Bießmann ldr r2, _TEXT_BASE 175a1a47d3cSAndreas Bießmann ldr r3, _bss_start_ofs 176a1a47d3cSAndreas Bießmann add r2, r0, r3 /* r2 <- source end address */ 177561142afSHeiko Schocher 178561142afSHeiko Schochercopy_loop: 179561142afSHeiko Schocher ldmia r0!, {r9-r10} /* copy from source address [r0] */ 180a78fb68fSAndreas Bießmann stmia r1!, {r9-r10} /* copy to target address [r1] */ 181da90d4ceSAlbert Aribaud cmp r0, r2 /* until source end address [r2] */ 182da90d4ceSAlbert Aribaud blo copy_loop 183561142afSHeiko Schocher 184561142afSHeiko Schocher#ifndef CONFIG_PRELOADER 185c3d3a541SHeiko Schocher /* 186c3d3a541SHeiko Schocher * fix .rel.dyn relocations 187c3d3a541SHeiko Schocher */ 188c3d3a541SHeiko Schocher ldr r0, _TEXT_BASE /* r0 <- Text base */ 189a78fb68fSAndreas Bießmann sub r9, r6, r0 /* r9 <- relocation offset */ 190c3d3a541SHeiko Schocher ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */ 191c3d3a541SHeiko Schocher add r10, r10, r0 /* r10 <- sym table in FLASH */ 192c3d3a541SHeiko Schocher ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */ 193c3d3a541SHeiko Schocher add r2, r2, r0 /* r2 <- rel dyn start in FLASH */ 194c3d3a541SHeiko Schocher ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */ 195c3d3a541SHeiko Schocher add r3, r3, r0 /* r3 <- rel dyn end in FLASH */ 196561142afSHeiko Schocherfixloop: 197c3d3a541SHeiko Schocher ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */ 1988c0c2b90SGray Remlin add r0, r0, r9 /* r0 <- location to fix up in RAM */ 199c3d3a541SHeiko Schocher ldr r1, [r2, #4] 200*1f52d89fSAndreas Bießmann and r7, r1, #0xff 201*1f52d89fSAndreas Bießmann cmp r7, #23 /* relative fixup? */ 202c3d3a541SHeiko Schocher beq fixrel 203*1f52d89fSAndreas Bießmann cmp r7, #2 /* absolute fixup? */ 204c3d3a541SHeiko Schocher beq fixabs 205c3d3a541SHeiko Schocher /* ignore unknown type of fixup */ 206c3d3a541SHeiko Schocher b fixnext 207c3d3a541SHeiko Schocherfixabs: 208c3d3a541SHeiko Schocher /* absolute fix: set location to (offset) symbol value */ 209c3d3a541SHeiko Schocher mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */ 210c3d3a541SHeiko Schocher add r1, r10, r1 /* r1 <- address of symbol in table */ 211c3d3a541SHeiko Schocher ldr r1, [r1, #4] /* r1 <- symbol value */ 212c3d3a541SHeiko Schocher add r1, r9 /* r1 <- relocated sym addr */ 213c3d3a541SHeiko Schocher b fixnext 214c3d3a541SHeiko Schocherfixrel: 215c3d3a541SHeiko Schocher /* relative fix: increase location by offset */ 216c3d3a541SHeiko Schocher ldr r1, [r0] 217c3d3a541SHeiko Schocher add r1, r1, r9 218c3d3a541SHeiko Schocherfixnext: 219c3d3a541SHeiko Schocher str r1, [r0] 220c3d3a541SHeiko Schocher add r2, r2, #8 /* each rel.dyn entry is 8 bytes */ 221561142afSHeiko Schocher cmp r2, r3 222c3d3a541SHeiko Schocher blo fixloop 223561142afSHeiko Schocher 224561142afSHeiko Schocherclear_bss: 225c3d3a541SHeiko Schocher ldr r0, _bss_start_ofs 226c3d3a541SHeiko Schocher ldr r1, _bss_end_ofs 227561142afSHeiko Schocher ldr r3, _TEXT_BASE /* Text base */ 228a78fb68fSAndreas Bießmann mov r4, r6 /* reloc addr */ 229561142afSHeiko Schocher add r0, r0, r4 230561142afSHeiko Schocher add r1, r1, r4 231561142afSHeiko Schocher mov r2, #0x00000000 /* clear */ 232561142afSHeiko Schocher 233561142afSHeiko Schocherclbss_l:str r2, [r0] /* clear loop... */ 234561142afSHeiko Schocher add r0, r0, #4 235561142afSHeiko Schocher cmp r0, r1 236561142afSHeiko Schocher bne clbss_l 237561142afSHeiko Schocher#endif /* #ifndef CONFIG_PRELOADER */ 238561142afSHeiko Schocher 239561142afSHeiko Schocher/* 240561142afSHeiko Schocher * We are done. Do not return, instead branch to second part of board 241561142afSHeiko Schocher * initialization, now running from RAM. 242561142afSHeiko Schocher */ 243561142afSHeiko Schocherjump_2_ram: 244c3d3a541SHeiko Schocher ldr r0, _board_init_r_ofs 245c3d3a541SHeiko Schocher adr r1, _start 246123fb7deSDarius Augulis add lr, r0, r1 247123fb7deSDarius Augulis add lr, lr, r9 248561142afSHeiko Schocher /* setup parameters for board_init_r */ 249561142afSHeiko Schocher mov r0, r5 /* gd_t */ 250a78fb68fSAndreas Bießmann mov r1, r6 /* dest_addr */ 251561142afSHeiko Schocher /* jump to it ... */ 252561142afSHeiko Schocher mov pc, lr 253561142afSHeiko Schocher 254c3d3a541SHeiko Schocher_board_init_r_ofs: 255c3d3a541SHeiko Schocher .word board_init_r - _start 256c3d3a541SHeiko Schocher 257c3d3a541SHeiko Schocher_rel_dyn_start_ofs: 258c3d3a541SHeiko Schocher .word __rel_dyn_start - _start 259c3d3a541SHeiko Schocher_rel_dyn_end_ofs: 260c3d3a541SHeiko Schocher .word __rel_dyn_end - _start 261c3d3a541SHeiko Schocher_dynsym_start_ofs: 262c3d3a541SHeiko Schocher .word __dynsym_start - _start 263c3d3a541SHeiko Schocher 264f56348afSSteve Sakoman/************************************************************************* 265f56348afSSteve Sakoman * 266f56348afSSteve Sakoman * CPU_init_critical registers 267f56348afSSteve Sakoman * 268f56348afSSteve Sakoman * setup important registers 269f56348afSSteve Sakoman * setup memory timing 270f56348afSSteve Sakoman * 271f56348afSSteve Sakoman *************************************************************************/ 272f56348afSSteve Sakomancpu_init_crit: 273f56348afSSteve Sakoman /* 274f56348afSSteve Sakoman * Invalidate L1 I/D 275f56348afSSteve Sakoman */ 276f56348afSSteve Sakoman mov r0, #0 @ set up for MCR 277f56348afSSteve Sakoman mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs 278f56348afSSteve Sakoman mcr p15, 0, r0, c7, c5, 0 @ invalidate icache 279f56348afSSteve Sakoman 280f56348afSSteve Sakoman /* 281f56348afSSteve Sakoman * disable MMU stuff and caches 282f56348afSSteve Sakoman */ 283f56348afSSteve Sakoman mrc p15, 0, r0, c1, c0, 0 284f56348afSSteve Sakoman bic r0, r0, #0x00002000 @ clear bits 13 (--V-) 285f56348afSSteve Sakoman bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM) 286f56348afSSteve Sakoman orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align 287f56348afSSteve Sakoman orr r0, r0, #0x00000800 @ set bit 12 (Z---) BTB 288f56348afSSteve Sakoman mcr p15, 0, r0, c1, c0, 0 289f56348afSSteve Sakoman 290f56348afSSteve Sakoman /* 291f56348afSSteve Sakoman * Jump to board specific initialization... 292f56348afSSteve Sakoman * The Mask ROM will have already initialized 293f56348afSSteve Sakoman * basic memory. Go here to bump up clock rate and handle 294f56348afSSteve Sakoman * wake up conditions. 295f56348afSSteve Sakoman */ 296f56348afSSteve Sakoman mov ip, lr @ persevere link reg across call 297f56348afSSteve Sakoman bl lowlevel_init @ go setup pll,mux,memory 298f56348afSSteve Sakoman mov lr, ip @ restore link 299f56348afSSteve Sakoman mov pc, lr @ back to my caller 300f56348afSSteve Sakoman/* 301f56348afSSteve Sakoman ************************************************************************* 302f56348afSSteve Sakoman * 303f56348afSSteve Sakoman * Interrupt handling 304f56348afSSteve Sakoman * 305f56348afSSteve Sakoman ************************************************************************* 306f56348afSSteve Sakoman */ 307f56348afSSteve Sakoman@ 308f56348afSSteve Sakoman@ IRQ stack frame. 309f56348afSSteve Sakoman@ 310f56348afSSteve Sakoman#define S_FRAME_SIZE 72 311f56348afSSteve Sakoman 312f56348afSSteve Sakoman#define S_OLD_R0 68 313f56348afSSteve Sakoman#define S_PSR 64 314f56348afSSteve Sakoman#define S_PC 60 315f56348afSSteve Sakoman#define S_LR 56 316f56348afSSteve Sakoman#define S_SP 52 317f56348afSSteve Sakoman 318f56348afSSteve Sakoman#define S_IP 48 319f56348afSSteve Sakoman#define S_FP 44 320f56348afSSteve Sakoman#define S_R10 40 321f56348afSSteve Sakoman#define S_R9 36 322f56348afSSteve Sakoman#define S_R8 32 323f56348afSSteve Sakoman#define S_R7 28 324f56348afSSteve Sakoman#define S_R6 24 325f56348afSSteve Sakoman#define S_R5 20 326f56348afSSteve Sakoman#define S_R4 16 327f56348afSSteve Sakoman#define S_R3 12 328f56348afSSteve Sakoman#define S_R2 8 329f56348afSSteve Sakoman#define S_R1 4 330f56348afSSteve Sakoman#define S_R0 0 331f56348afSSteve Sakoman 332f56348afSSteve Sakoman#define MODE_SVC 0x13 333f56348afSSteve Sakoman#define I_BIT 0x80 334f56348afSSteve Sakoman 335f56348afSSteve Sakoman/* 336f56348afSSteve Sakoman * use bad_save_user_regs for abort/prefetch/undef/swi ... 337f56348afSSteve Sakoman * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling 338f56348afSSteve Sakoman */ 339f56348afSSteve Sakoman 340f56348afSSteve Sakoman .macro bad_save_user_regs 341f56348afSSteve Sakoman sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current 342f56348afSSteve Sakoman @ user stack 343f56348afSSteve Sakoman stmia sp, {r0 - r12} @ Save user registers (now in 344f56348afSSteve Sakoman @ svc mode) r0-r12 345561142afSHeiko Schocher ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort 346f56348afSSteve Sakoman @ stack 347f56348afSSteve Sakoman ldmia r2, {r2 - r3} @ get values for "aborted" pc 348f56348afSSteve Sakoman @ and cpsr (into parm regs) 349f56348afSSteve Sakoman add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack 350f56348afSSteve Sakoman 351f56348afSSteve Sakoman add r5, sp, #S_SP 352f56348afSSteve Sakoman mov r1, lr 353f56348afSSteve Sakoman stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr 354f56348afSSteve Sakoman mov r0, sp @ save current stack into r0 355f56348afSSteve Sakoman @ (param register) 356f56348afSSteve Sakoman .endm 357f56348afSSteve Sakoman 358f56348afSSteve Sakoman .macro irq_save_user_regs 359f56348afSSteve Sakoman sub sp, sp, #S_FRAME_SIZE 360f56348afSSteve Sakoman stmia sp, {r0 - r12} @ Calling r0-r12 361f56348afSSteve Sakoman add r8, sp, #S_PC @ !! R8 NEEDS to be saved !! 362f56348afSSteve Sakoman @ a reserved stack spot would 363f56348afSSteve Sakoman @ be good. 364f56348afSSteve Sakoman stmdb r8, {sp, lr}^ @ Calling SP, LR 365f56348afSSteve Sakoman str lr, [r8, #0] @ Save calling PC 366f56348afSSteve Sakoman mrs r6, spsr 367f56348afSSteve Sakoman str r6, [r8, #4] @ Save CPSR 368f56348afSSteve Sakoman str r0, [r8, #8] @ Save OLD_R0 369f56348afSSteve Sakoman mov r0, sp 370f56348afSSteve Sakoman .endm 371f56348afSSteve Sakoman 372f56348afSSteve Sakoman .macro irq_restore_user_regs 373f56348afSSteve Sakoman ldmia sp, {r0 - lr}^ @ Calling r0 - lr 374f56348afSSteve Sakoman mov r0, r0 375f56348afSSteve Sakoman ldr lr, [sp, #S_PC] @ Get PC 376f56348afSSteve Sakoman add sp, sp, #S_FRAME_SIZE 377f56348afSSteve Sakoman subs pc, lr, #4 @ return & move spsr_svc into 378f56348afSSteve Sakoman @ cpsr 379f56348afSSteve Sakoman .endm 380f56348afSSteve Sakoman 381f56348afSSteve Sakoman .macro get_bad_stack 382561142afSHeiko Schocher ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter 383561142afSHeiko Schocher @ in banked mode) 384f56348afSSteve Sakoman 385f56348afSSteve Sakoman str lr, [r13] @ save caller lr in position 0 386f56348afSSteve Sakoman @ of saved stack 387f56348afSSteve Sakoman mrs lr, spsr @ get the spsr 388f56348afSSteve Sakoman str lr, [r13, #4] @ save spsr in position 1 of 389f56348afSSteve Sakoman @ saved stack 390f56348afSSteve Sakoman 391f56348afSSteve Sakoman mov r13, #MODE_SVC @ prepare SVC-Mode 392f56348afSSteve Sakoman @ msr spsr_c, r13 393f56348afSSteve Sakoman msr spsr, r13 @ switch modes, make sure 394f56348afSSteve Sakoman @ moves will execute 395f56348afSSteve Sakoman mov lr, pc @ capture return pc 396f56348afSSteve Sakoman movs pc, lr @ jump to next instruction & 397f56348afSSteve Sakoman @ switch modes. 398f56348afSSteve Sakoman .endm 399f56348afSSteve Sakoman 400f56348afSSteve Sakoman .macro get_bad_stack_swi 401f56348afSSteve Sakoman sub r13, r13, #4 @ space on current stack for 402f56348afSSteve Sakoman @ scratch reg. 403f56348afSSteve Sakoman str r0, [r13] @ save R0's value. 404561142afSHeiko Schocher ldr r0, IRQ_STACK_START_IN @ get data regions start 405f56348afSSteve Sakoman @ spots for abort stack 406f56348afSSteve Sakoman str lr, [r0] @ save caller lr in position 0 407f56348afSSteve Sakoman @ of saved stack 408f56348afSSteve Sakoman mrs r0, spsr @ get the spsr 409f56348afSSteve Sakoman str lr, [r0, #4] @ save spsr in position 1 of 410f56348afSSteve Sakoman @ saved stack 411f56348afSSteve Sakoman ldr r0, [r13] @ restore r0 412f56348afSSteve Sakoman add r13, r13, #4 @ pop stack entry 413f56348afSSteve Sakoman .endm 414f56348afSSteve Sakoman 415f56348afSSteve Sakoman .macro get_irq_stack @ setup IRQ stack 416f56348afSSteve Sakoman ldr sp, IRQ_STACK_START 417f56348afSSteve Sakoman .endm 418f56348afSSteve Sakoman 419f56348afSSteve Sakoman .macro get_fiq_stack @ setup FIQ stack 420f56348afSSteve Sakoman ldr sp, FIQ_STACK_START 421f56348afSSteve Sakoman .endm 422f56348afSSteve Sakoman 423f56348afSSteve Sakoman/* 424f56348afSSteve Sakoman * exception handlers 425f56348afSSteve Sakoman */ 426f56348afSSteve Sakoman .align 5 427f56348afSSteve Sakomanundefined_instruction: 428f56348afSSteve Sakoman get_bad_stack 429f56348afSSteve Sakoman bad_save_user_regs 430f56348afSSteve Sakoman bl do_undefined_instruction 431f56348afSSteve Sakoman 432f56348afSSteve Sakoman .align 5 433f56348afSSteve Sakomansoftware_interrupt: 434f56348afSSteve Sakoman get_bad_stack_swi 435f56348afSSteve Sakoman bad_save_user_regs 436f56348afSSteve Sakoman bl do_software_interrupt 437f56348afSSteve Sakoman 438f56348afSSteve Sakoman .align 5 439f56348afSSteve Sakomanprefetch_abort: 440f56348afSSteve Sakoman get_bad_stack 441f56348afSSteve Sakoman bad_save_user_regs 442f56348afSSteve Sakoman bl do_prefetch_abort 443f56348afSSteve Sakoman 444f56348afSSteve Sakoman .align 5 445f56348afSSteve Sakomandata_abort: 446f56348afSSteve Sakoman get_bad_stack 447f56348afSSteve Sakoman bad_save_user_regs 448f56348afSSteve Sakoman bl do_data_abort 449f56348afSSteve Sakoman 450f56348afSSteve Sakoman .align 5 451f56348afSSteve Sakomannot_used: 452f56348afSSteve Sakoman get_bad_stack 453f56348afSSteve Sakoman bad_save_user_regs 454f56348afSSteve Sakoman bl do_not_used 455f56348afSSteve Sakoman 456f56348afSSteve Sakoman#ifdef CONFIG_USE_IRQ 457f56348afSSteve Sakoman 458f56348afSSteve Sakoman .align 5 459f56348afSSteve Sakomanirq: 460f56348afSSteve Sakoman get_irq_stack 461f56348afSSteve Sakoman irq_save_user_regs 462f56348afSSteve Sakoman bl do_irq 463f56348afSSteve Sakoman irq_restore_user_regs 464f56348afSSteve Sakoman 465f56348afSSteve Sakoman .align 5 466f56348afSSteve Sakomanfiq: 467f56348afSSteve Sakoman get_fiq_stack 468f56348afSSteve Sakoman /* someone ought to write a more effective fiq_save_user_regs */ 469f56348afSSteve Sakoman irq_save_user_regs 470f56348afSSteve Sakoman bl do_fiq 471f56348afSSteve Sakoman irq_restore_user_regs 472f56348afSSteve Sakoman 473f56348afSSteve Sakoman#else 474f56348afSSteve Sakoman 475f56348afSSteve Sakoman .align 5 476f56348afSSteve Sakomanirq: 477f56348afSSteve Sakoman get_bad_stack 478f56348afSSteve Sakoman bad_save_user_regs 479f56348afSSteve Sakoman bl do_irq 480f56348afSSteve Sakoman 481f56348afSSteve Sakoman .align 5 482f56348afSSteve Sakomanfiq: 483f56348afSSteve Sakoman get_bad_stack 484f56348afSSteve Sakoman bad_save_user_regs 485f56348afSSteve Sakoman bl do_fiq 486f56348afSSteve Sakoman 487f56348afSSteve Sakoman#endif 488