xref: /rk3399_rockchip-uboot/arch/arm/cpu/armv7/ls102xa/fdt.c (revision 0e00a84cdedf7a1949486746225b35984b351eca)
1d60a2099SWang Huan /*
2d60a2099SWang Huan  * Copyright 2014 Freescale Semiconductor, Inc.
3d60a2099SWang Huan  *
4d60a2099SWang Huan  * SPDX-License-Identifier:	GPL-2.0+
5d60a2099SWang Huan  */
6d60a2099SWang Huan 
7d60a2099SWang Huan #include <common.h>
8*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
9d60a2099SWang Huan #include <fdt_support.h>
10d60a2099SWang Huan #include <asm/io.h>
11d60a2099SWang Huan #include <asm/processor.h>
12d60a2099SWang Huan #include <asm/arch/clock.h>
13d60a2099SWang Huan #include <linux/ctype.h>
14d60a2099SWang Huan #ifdef CONFIG_FSL_ESDHC
15d60a2099SWang Huan #include <fsl_esdhc.h>
16d60a2099SWang Huan #endif
17d60a2099SWang Huan #include <tsec.h>
180181937fSRuchika Gupta #include <asm/arch/immap_ls102xa.h>
190181937fSRuchika Gupta #include <fsl_sec.h>
20d60a2099SWang Huan 
21d60a2099SWang Huan DECLARE_GLOBAL_DATA_PTR;
22d60a2099SWang Huan 
ft_fixup_enet_phy_connect_type(void * fdt)23d60a2099SWang Huan void ft_fixup_enet_phy_connect_type(void *fdt)
24d60a2099SWang Huan {
25d60a2099SWang Huan 	struct eth_device *dev;
26d60a2099SWang Huan 	struct tsec_private *priv;
27d60a2099SWang Huan 	const char *enet_path, *phy_path;
28d60a2099SWang Huan 	char enet[16];
29d60a2099SWang Huan 	char phy[16];
30d60a2099SWang Huan 	int phy_node;
31d60a2099SWang Huan 	int i = 0;
32d60a2099SWang Huan 	uint32_t ph;
33afe6462dSBin Meng 	char *name[3] = { "eTSEC1", "eTSEC2", "eTSEC3" };
34d60a2099SWang Huan 
35afe6462dSBin Meng 	for (; i < ARRAY_SIZE(name); i++) {
36afe6462dSBin Meng 		dev = eth_get_dev_by_name(name[i]);
37afe6462dSBin Meng 		if (dev) {
38afe6462dSBin Meng 			sprintf(enet, "ethernet%d", i);
39afe6462dSBin Meng 			sprintf(phy, "enet%d_rgmii_phy", i);
4049a5e42aSAlison Wang 		} else {
41d60a2099SWang Huan 			continue;
4249a5e42aSAlison Wang 		}
43d60a2099SWang Huan 
44d60a2099SWang Huan 		priv = dev->priv;
45d60a2099SWang Huan 		if (priv->flags & TSEC_SGMII)
46d60a2099SWang Huan 			continue;
47d60a2099SWang Huan 
48d60a2099SWang Huan 		enet_path = fdt_get_alias(fdt, enet);
49d60a2099SWang Huan 		if (!enet_path)
50d60a2099SWang Huan 			continue;
51d60a2099SWang Huan 
52d60a2099SWang Huan 		phy_path = fdt_get_alias(fdt, phy);
53d60a2099SWang Huan 		if (!phy_path)
54d60a2099SWang Huan 			continue;
55d60a2099SWang Huan 
56d60a2099SWang Huan 		phy_node = fdt_path_offset(fdt, phy_path);
57d60a2099SWang Huan 		if (phy_node < 0)
58d60a2099SWang Huan 			continue;
59d60a2099SWang Huan 
60d60a2099SWang Huan 		ph = fdt_create_phandle(fdt, phy_node);
61d60a2099SWang Huan 		if (ph)
62d60a2099SWang Huan 			do_fixup_by_path_u32(fdt, enet_path,
63d60a2099SWang Huan 					     "phy-handle", ph, 1);
64d60a2099SWang Huan 
65d60a2099SWang Huan 		do_fixup_by_path(fdt, enet_path, "phy-connection-type",
66d60a2099SWang Huan 				 phy_string_for_interface(
67d60a2099SWang Huan 				 PHY_INTERFACE_MODE_RGMII_ID),
68d60a2099SWang Huan 				 sizeof(phy_string_for_interface(
69d60a2099SWang Huan 				 PHY_INTERFACE_MODE_RGMII_ID)),
70d60a2099SWang Huan 				 1);
71d60a2099SWang Huan 	}
72d60a2099SWang Huan }
73d60a2099SWang Huan 
ft_cpu_setup(void * blob,bd_t * bd)74d60a2099SWang Huan void ft_cpu_setup(void *blob, bd_t *bd)
75d60a2099SWang Huan {
76d60a2099SWang Huan 	int off;
77d60a2099SWang Huan 	int val;
78d60a2099SWang Huan 	const char *sysclk_path;
790181937fSRuchika Gupta 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
800181937fSRuchika Gupta 	unsigned int svr;
810181937fSRuchika Gupta 	svr = in_be32(&gur->svr);
82d60a2099SWang Huan 
83d60a2099SWang Huan 	unsigned long busclk = get_bus_freq(0);
84d60a2099SWang Huan 
850181937fSRuchika Gupta 	/* delete crypto node if not on an E-processor */
860181937fSRuchika Gupta 	if (!IS_E_PROCESSOR(svr))
870181937fSRuchika Gupta 		fdt_fixup_crypto_node(blob, 0);
880181937fSRuchika Gupta #if CONFIG_SYS_FSL_SEC_COMPAT >= 4
890181937fSRuchika Gupta 	else {
900181937fSRuchika Gupta 		ccsr_sec_t __iomem *sec;
910181937fSRuchika Gupta 
920181937fSRuchika Gupta 		sec = (void __iomem *)CONFIG_SYS_FSL_SEC_ADDR;
930181937fSRuchika Gupta 		fdt_fixup_crypto_node(blob, sec_in32(&sec->secvid_ms));
940181937fSRuchika Gupta 	}
950181937fSRuchika Gupta #endif
960181937fSRuchika Gupta 
97d60a2099SWang Huan 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
98d60a2099SWang Huan 	while (off != -FDT_ERR_NOTFOUND) {
99d60a2099SWang Huan 		val = gd->cpu_clk;
100d60a2099SWang Huan 		fdt_setprop(blob, off, "clock-frequency", &val, 4);
101d60a2099SWang Huan 		off = fdt_node_offset_by_prop_value(blob, off,
102d60a2099SWang Huan 						    "device_type", "cpu", 4);
103d60a2099SWang Huan 	}
104d60a2099SWang Huan 
105d60a2099SWang Huan 	do_fixup_by_prop_u32(blob, "device_type", "soc",
106b699b01eSTang Yuantian 			     4, "bus-frequency", busclk, 1);
107d60a2099SWang Huan 
108d60a2099SWang Huan 	ft_fixup_enet_phy_connect_type(blob);
109d60a2099SWang Huan 
110d60a2099SWang Huan #ifdef CONFIG_SYS_NS16550
111d60a2099SWang Huan 	do_fixup_by_compat_u32(blob, "fsl,16550-FIFO64",
112d60a2099SWang Huan 			       "clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
113d60a2099SWang Huan #endif
114d60a2099SWang Huan 
115d60a2099SWang Huan 	sysclk_path = fdt_get_alias(blob, "sysclk");
116d60a2099SWang Huan 	if (sysclk_path)
117d60a2099SWang Huan 		do_fixup_by_path_u32(blob, sysclk_path, "clock-frequency",
118d60a2099SWang Huan 				     CONFIG_SYS_CLK_FREQ, 1);
119d60a2099SWang Huan 	do_fixup_by_compat_u32(blob, "fsl,qoriq-sysclk-2.0",
120d60a2099SWang Huan 			       "clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
121d60a2099SWang Huan 
12241ba57d0Stang yuantian #if defined(CONFIG_DEEP_SLEEP) && defined(CONFIG_SD_BOOT)
12341ba57d0Stang yuantian #define UBOOT_HEAD_LEN	0x1000
12441ba57d0Stang yuantian 	/*
12541ba57d0Stang yuantian 	 * Reserved memory in SD boot deep sleep case.
12641ba57d0Stang yuantian 	 * Second stage uboot binary and malloc space should be reserved.
12741ba57d0Stang yuantian 	 * If the memory they occupied has not been reserved, then this
12841ba57d0Stang yuantian 	 * space would be used by kernel and overwritten in uboot when
12941ba57d0Stang yuantian 	 * deep sleep resume, which cause deep sleep failed.
13041ba57d0Stang yuantian 	 * Since second uboot binary has a head, that space need to be
13141ba57d0Stang yuantian 	 * reserved either(assuming its size is less than 0x1000).
13241ba57d0Stang yuantian 	 */
13341ba57d0Stang yuantian 	off = fdt_add_mem_rsv(blob, CONFIG_SYS_TEXT_BASE - UBOOT_HEAD_LEN,
13441ba57d0Stang yuantian 			CONFIG_SYS_MONITOR_LEN + CONFIG_SYS_SPL_MALLOC_SIZE +
13541ba57d0Stang yuantian 			UBOOT_HEAD_LEN);
13641ba57d0Stang yuantian 	if (off < 0)
13741ba57d0Stang yuantian 		printf("Failed to reserve memory for SD boot deep sleep: %s\n",
13841ba57d0Stang yuantian 		       fdt_strerror(off));
13941ba57d0Stang yuantian #endif
14041ba57d0Stang yuantian 
141d60a2099SWang Huan #if defined(CONFIG_FSL_ESDHC)
142d60a2099SWang Huan 	fdt_fixup_esdhc(blob, bd);
143d60a2099SWang Huan #endif
144d60a2099SWang Huan 
145d60a2099SWang Huan 	/*
146d60a2099SWang Huan 	 * platform bus clock = system bus clock/2
147d60a2099SWang Huan 	 * Here busclk = system bus clock
148d60a2099SWang Huan 	 * We are using the platform bus clock as 1588 Timer reference
149d60a2099SWang Huan 	 * clock source select
150d60a2099SWang Huan 	 */
151d60a2099SWang Huan 	do_fixup_by_compat_u32(blob, "fsl, gianfar-ptp-timer",
152d60a2099SWang Huan 			       "timer-frequency", busclk / 2, 1);
153d60a2099SWang Huan 
154d60a2099SWang Huan 	/*
155d60a2099SWang Huan 	 * clock-freq should change to clock-frequency and
156d60a2099SWang Huan 	 * flexcan-v1.0 should change to p1010-flexcan respectively
157d60a2099SWang Huan 	 * in the future.
158d60a2099SWang Huan 	 */
159d60a2099SWang Huan 	do_fixup_by_compat_u32(blob, "fsl, flexcan-v1.0",
160d60a2099SWang Huan 			       "clock_freq", busclk / 2, 1);
161d60a2099SWang Huan 
162d60a2099SWang Huan 	do_fixup_by_compat_u32(blob, "fsl, flexcan-v1.0",
163d60a2099SWang Huan 			       "clock-frequency", busclk / 2, 1);
164d60a2099SWang Huan 
165d60a2099SWang Huan 	do_fixup_by_compat_u32(blob, "fsl, ls1021a-flexcan",
166d60a2099SWang Huan 			       "clock-frequency", busclk / 2, 1);
16733d2e465SAlison Wang 
1680cbba8e9SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
16933d2e465SAlison Wang 	off = fdt_node_offset_by_compat_reg(blob, FSL_IFC_COMPAT,
17033d2e465SAlison Wang 					    CONFIG_SYS_IFC_ADDR);
17133d2e465SAlison Wang 	fdt_set_node_status(blob, off, FDT_STATUS_DISABLED, 0);
17233d2e465SAlison Wang #else
17333d2e465SAlison Wang 	off = fdt_node_offset_by_compat_reg(blob, FSL_QSPI_COMPAT,
17433d2e465SAlison Wang 					    QSPI0_BASE_ADDR);
17533d2e465SAlison Wang 	fdt_set_node_status(blob, off, FDT_STATUS_DISABLED, 0);
17633d2e465SAlison Wang 	off = fdt_node_offset_by_compat_reg(blob, FSL_DSPI_COMPAT,
17733d2e465SAlison Wang 					    DSPI1_BASE_ADDR);
17833d2e465SAlison Wang 	fdt_set_node_status(blob, off, FDT_STATUS_DISABLED, 0);
17933d2e465SAlison Wang #endif
180d60a2099SWang Huan }
181