xref: /rk3399_rockchip-uboot/arch/arm/cpu/armv7/ls102xa/cpu.c (revision e6e3faa5c2da591cd3e0f2047a74cfc832e7b738)
1d60a2099SWang Huan /*
2d60a2099SWang Huan  * Copyright 2014 Freescale Semiconductor, Inc.
3d60a2099SWang Huan  *
4d60a2099SWang Huan  * SPDX-License-Identifier:	GPL-2.0+
5d60a2099SWang Huan  */
6d60a2099SWang Huan 
7d60a2099SWang Huan #include <common.h>
8d60a2099SWang Huan #include <asm/arch/clock.h>
9d60a2099SWang Huan #include <asm/io.h>
10d60a2099SWang Huan #include <asm/arch/immap_ls102xa.h>
11636ef956SMinghuan Lian #include <asm/cache.h>
12636ef956SMinghuan Lian #include <asm/system.h>
13d60a2099SWang Huan #include <tsec.h>
14d60a2099SWang Huan #include <netdev.h>
15d60a2099SWang Huan #include <fsl_esdhc.h>
16f861f51cSFabio Estevam #include <config.h>
17f861f51cSFabio Estevam #include <fsl_wdog.h>
18d60a2099SWang Huan 
19306fa012Schenhui zhao #include "fsl_epu.h"
20306fa012Schenhui zhao 
219f076be7Schenhui zhao #define DCSR_RCPM2_BLOCK_OFFSET	0x223000
229f076be7Schenhui zhao #define DCSR_RCPM2_CPMFSMCR0	0x400
239f076be7Schenhui zhao #define DCSR_RCPM2_CPMFSMSR0	0x404
249f076be7Schenhui zhao #define DCSR_RCPM2_CPMFSMCR1	0x414
259f076be7Schenhui zhao #define DCSR_RCPM2_CPMFSMSR1	0x418
269f076be7Schenhui zhao #define CPMFSMSR_FSM_STATE_MASK	0x7f
279f076be7Schenhui zhao 
28d60a2099SWang Huan DECLARE_GLOBAL_DATA_PTR;
29d60a2099SWang Huan 
30636ef956SMinghuan Lian #ifndef CONFIG_SYS_DCACHE_OFF
31636ef956SMinghuan Lian 
32636ef956SMinghuan Lian /*
33636ef956SMinghuan Lian  * Bit[1] of the descriptor indicates the descriptor type,
34636ef956SMinghuan Lian  * and bit[0] indicates whether the descriptor is valid.
35636ef956SMinghuan Lian  */
36636ef956SMinghuan Lian #define PMD_TYPE_TABLE		0x3
37636ef956SMinghuan Lian #define PMD_TYPE_SECT		0x1
38636ef956SMinghuan Lian 
39636ef956SMinghuan Lian /* AttrIndx[2:0] */
40636ef956SMinghuan Lian #define PMD_ATTRINDX(t)		((t) << 2)
41636ef956SMinghuan Lian 
42636ef956SMinghuan Lian /* Section */
43636ef956SMinghuan Lian #define PMD_SECT_AF		(1 << 10)
44636ef956SMinghuan Lian 
45636ef956SMinghuan Lian #define BLOCK_SIZE_L1		(1UL << 30)
46636ef956SMinghuan Lian #define BLOCK_SIZE_L2		(1UL << 21)
47636ef956SMinghuan Lian 
48636ef956SMinghuan Lian /* TTBCR flags */
49636ef956SMinghuan Lian #define TTBCR_EAE		(1 << 31)
50636ef956SMinghuan Lian #define TTBCR_T0SZ(x)		((x) << 0)
51636ef956SMinghuan Lian #define TTBCR_T1SZ(x)		((x) << 16)
52636ef956SMinghuan Lian #define TTBCR_USING_TTBR0	(TTBCR_T0SZ(0) | TTBCR_T1SZ(0))
53636ef956SMinghuan Lian #define TTBCR_IRGN0_NC		(0 << 8)
54636ef956SMinghuan Lian #define TTBCR_IRGN0_WBWA	(1 << 8)
55636ef956SMinghuan Lian #define TTBCR_IRGN0_WT		(2 << 8)
56636ef956SMinghuan Lian #define TTBCR_IRGN0_WBNWA	(3 << 8)
57636ef956SMinghuan Lian #define TTBCR_IRGN0_MASK	(3 << 8)
58636ef956SMinghuan Lian #define TTBCR_ORGN0_NC		(0 << 10)
59636ef956SMinghuan Lian #define TTBCR_ORGN0_WBWA	(1 << 10)
60636ef956SMinghuan Lian #define TTBCR_ORGN0_WT		(2 << 10)
61636ef956SMinghuan Lian #define TTBCR_ORGN0_WBNWA	(3 << 10)
62636ef956SMinghuan Lian #define TTBCR_ORGN0_MASK	(3 << 10)
63636ef956SMinghuan Lian #define TTBCR_SHARED_NON	(0 << 12)
64636ef956SMinghuan Lian #define TTBCR_SHARED_OUTER	(2 << 12)
65636ef956SMinghuan Lian #define TTBCR_SHARED_INNER	(3 << 12)
66636ef956SMinghuan Lian #define TTBCR_EPD0		(0 << 7)
67636ef956SMinghuan Lian #define TTBCR			(TTBCR_SHARED_NON | \
68636ef956SMinghuan Lian 				 TTBCR_ORGN0_NC	| \
69636ef956SMinghuan Lian 				 TTBCR_IRGN0_NC	| \
70636ef956SMinghuan Lian 				 TTBCR_USING_TTBR0 | \
71636ef956SMinghuan Lian 				 TTBCR_EAE)
72636ef956SMinghuan Lian 
73636ef956SMinghuan Lian /*
74636ef956SMinghuan Lian  * Memory region attributes for LPAE (defined in pgtable):
75636ef956SMinghuan Lian  *
76636ef956SMinghuan Lian  * n = AttrIndx[2:0]
77636ef956SMinghuan Lian  *
78636ef956SMinghuan Lian  *		              n       MAIR
79636ef956SMinghuan Lian  *	UNCACHED              000     00000000
80636ef956SMinghuan Lian  *	BUFFERABLE            001     01000100
81636ef956SMinghuan Lian  *	DEV_WC                001     01000100
82636ef956SMinghuan Lian  *	WRITETHROUGH          010     10101010
83636ef956SMinghuan Lian  *	WRITEBACK             011     11101110
84636ef956SMinghuan Lian  *	DEV_CACHED            011     11101110
85636ef956SMinghuan Lian  *	DEV_SHARED            100     00000100
86636ef956SMinghuan Lian  *	DEV_NONSHARED         100     00000100
87636ef956SMinghuan Lian  *	unused                101
88636ef956SMinghuan Lian  *	unused                110
89636ef956SMinghuan Lian  *	WRITEALLOC            111     11111111
90636ef956SMinghuan Lian  */
91636ef956SMinghuan Lian #define MT_MAIR0		0xeeaa4400
92636ef956SMinghuan Lian #define MT_MAIR1		0xff000004
93636ef956SMinghuan Lian #define MT_STRONLY_ORDER	0
94636ef956SMinghuan Lian #define MT_NORMAL_NC		1
95636ef956SMinghuan Lian #define MT_DEVICE_MEM		4
96636ef956SMinghuan Lian #define MT_NORMAL		7
97636ef956SMinghuan Lian 
98636ef956SMinghuan Lian /* The phy_addr must be aligned to 4KB */
set_pgtable(u32 * page_table,u32 index,u32 phy_addr)99636ef956SMinghuan Lian static inline void set_pgtable(u32 *page_table, u32 index, u32 phy_addr)
100636ef956SMinghuan Lian {
101636ef956SMinghuan Lian 	u32 value = phy_addr | PMD_TYPE_TABLE;
102636ef956SMinghuan Lian 
103636ef956SMinghuan Lian 	page_table[2 * index] = value;
104636ef956SMinghuan Lian 	page_table[2 * index + 1] = 0;
105636ef956SMinghuan Lian }
106636ef956SMinghuan Lian 
107636ef956SMinghuan Lian /* The phy_addr must be aligned to 4KB */
set_pgsection(u32 * page_table,u32 index,u64 phy_addr,u32 memory_type)108636ef956SMinghuan Lian static inline void set_pgsection(u32 *page_table, u32 index, u64 phy_addr,
109636ef956SMinghuan Lian 				 u32 memory_type)
110636ef956SMinghuan Lian {
111636ef956SMinghuan Lian 	u64 value;
112636ef956SMinghuan Lian 
113636ef956SMinghuan Lian 	value = phy_addr | PMD_TYPE_SECT | PMD_SECT_AF;
114636ef956SMinghuan Lian 	value |= PMD_ATTRINDX(memory_type);
115636ef956SMinghuan Lian 	page_table[2 * index] = value & 0xFFFFFFFF;
116636ef956SMinghuan Lian 	page_table[2 * index + 1] = (value >> 32) & 0xFFFFFFFF;
117636ef956SMinghuan Lian }
118636ef956SMinghuan Lian 
119636ef956SMinghuan Lian /*
120636ef956SMinghuan Lian  * Start MMU after DDR is available, we create MMU table in DRAM.
121636ef956SMinghuan Lian  * The base address of TTLB is gd->arch.tlb_addr. We use two
122636ef956SMinghuan Lian  * levels of translation tables here to cover 40-bit address space.
123636ef956SMinghuan Lian  *
124636ef956SMinghuan Lian  * The TTLBs are located at PHY 2G~4G.
125636ef956SMinghuan Lian  *
126636ef956SMinghuan Lian  * VA mapping:
127636ef956SMinghuan Lian  *
128636ef956SMinghuan Lian  *  -------  <---- 0GB
129636ef956SMinghuan Lian  * |       |
130636ef956SMinghuan Lian  * |       |
131636ef956SMinghuan Lian  * |-------| <---- 0x24000000
132636ef956SMinghuan Lian  * |///////|  ===> 192MB VA map for PCIe1 with offset 0x40_0000_0000
133636ef956SMinghuan Lian  * |-------| <---- 0x300000000
134636ef956SMinghuan Lian  * |       |
135636ef956SMinghuan Lian  * |-------| <---- 0x34000000
136636ef956SMinghuan Lian  * |///////|  ===> 192MB VA map for PCIe2 with offset 0x48_0000_0000
137636ef956SMinghuan Lian  * |-------| <---- 0x40000000
138636ef956SMinghuan Lian  * |       |
139636ef956SMinghuan Lian  * |-------| <---- 0x80000000 DDR0 space start
140636ef956SMinghuan Lian  * |\\\\\\\|
141636ef956SMinghuan Lian  *.|\\\\\\\|  ===> 2GB VA map for 2GB DDR0 Memory space
142636ef956SMinghuan Lian  * |\\\\\\\|
143636ef956SMinghuan Lian  *  -------  <---- 4GB DDR0 space end
144636ef956SMinghuan Lian  */
mmu_setup(void)145636ef956SMinghuan Lian static void mmu_setup(void)
146636ef956SMinghuan Lian {
147636ef956SMinghuan Lian 	u32 *level0_table = (u32 *)gd->arch.tlb_addr;
148636ef956SMinghuan Lian 	u32 *level1_table = (u32 *)(gd->arch.tlb_addr + 0x1000);
149636ef956SMinghuan Lian 	u64 va_start = 0;
150636ef956SMinghuan Lian 	u32 reg;
151636ef956SMinghuan Lian 	int i;
152636ef956SMinghuan Lian 
153636ef956SMinghuan Lian 	/* Level 0 Table 2-3 are used to map DDR */
154636ef956SMinghuan Lian 	set_pgsection(level0_table, 3, 3 * BLOCK_SIZE_L1, MT_NORMAL);
155636ef956SMinghuan Lian 	set_pgsection(level0_table, 2, 2 * BLOCK_SIZE_L1, MT_NORMAL);
156636ef956SMinghuan Lian 	/* Level 0 Table 1 is used to map device */
157636ef956SMinghuan Lian 	set_pgsection(level0_table, 1, 1 * BLOCK_SIZE_L1, MT_DEVICE_MEM);
158636ef956SMinghuan Lian 	/* Level 0 Table 0 is used to map device including PCIe MEM */
159636ef956SMinghuan Lian 	set_pgtable(level0_table, 0, (u32)level1_table);
160636ef956SMinghuan Lian 
161636ef956SMinghuan Lian 	/* Level 1 has 512 entries */
162636ef956SMinghuan Lian 	for (i = 0; i < 512; i++) {
163636ef956SMinghuan Lian 		/* Mapping for PCIe 1 */
164636ef956SMinghuan Lian 		if (va_start >= CONFIG_SYS_PCIE1_VIRT_ADDR &&
165636ef956SMinghuan Lian 		    va_start < (CONFIG_SYS_PCIE1_VIRT_ADDR +
166636ef956SMinghuan Lian 				 CONFIG_SYS_PCIE_MMAP_SIZE))
167636ef956SMinghuan Lian 			set_pgsection(level1_table, i,
168636ef956SMinghuan Lian 				      CONFIG_SYS_PCIE1_PHYS_BASE + va_start,
169636ef956SMinghuan Lian 				      MT_DEVICE_MEM);
170636ef956SMinghuan Lian 		/* Mapping for PCIe 2 */
171636ef956SMinghuan Lian 		else if (va_start >= CONFIG_SYS_PCIE2_VIRT_ADDR &&
172636ef956SMinghuan Lian 			 va_start < (CONFIG_SYS_PCIE2_VIRT_ADDR +
173636ef956SMinghuan Lian 				     CONFIG_SYS_PCIE_MMAP_SIZE))
174636ef956SMinghuan Lian 			set_pgsection(level1_table, i,
175636ef956SMinghuan Lian 				      CONFIG_SYS_PCIE2_PHYS_BASE + va_start,
176636ef956SMinghuan Lian 				      MT_DEVICE_MEM);
177636ef956SMinghuan Lian 		else
178636ef956SMinghuan Lian 			set_pgsection(level1_table, i,
179636ef956SMinghuan Lian 				      va_start,
180636ef956SMinghuan Lian 				      MT_DEVICE_MEM);
181636ef956SMinghuan Lian 		va_start += BLOCK_SIZE_L2;
182636ef956SMinghuan Lian 	}
183636ef956SMinghuan Lian 
184636ef956SMinghuan Lian 	asm volatile("dsb sy;isb");
185636ef956SMinghuan Lian 	asm volatile("mcr p15, 0, %0, c2, c0, 2" /* Write RT to TTBCR */
186636ef956SMinghuan Lian 			: : "r" (TTBCR) : "memory");
187636ef956SMinghuan Lian 	asm volatile("mcrr p15, 0, %0, %1, c2" /* TTBR 0 */
188636ef956SMinghuan Lian 			: : "r" ((u32)level0_table), "r" (0) : "memory");
189636ef956SMinghuan Lian 	asm volatile("mcr p15, 0, %0, c10, c2, 0" /* write MAIR 0 */
190636ef956SMinghuan Lian 			: : "r" (MT_MAIR0) : "memory");
191636ef956SMinghuan Lian 	asm volatile("mcr p15, 0, %0, c10, c2, 1" /* write MAIR 1 */
192636ef956SMinghuan Lian 			: : "r" (MT_MAIR1) : "memory");
193636ef956SMinghuan Lian 
194636ef956SMinghuan Lian 	/* Set the access control to all-supervisor */
195636ef956SMinghuan Lian 	asm volatile("mcr p15, 0, %0, c3, c0, 0"
196636ef956SMinghuan Lian 		     : : "r" (~0));
197636ef956SMinghuan Lian 
198636ef956SMinghuan Lian 	/* Enable the mmu */
199636ef956SMinghuan Lian 	reg = get_cr();
200636ef956SMinghuan Lian 	set_cr(reg | CR_M);
201636ef956SMinghuan Lian }
202636ef956SMinghuan Lian 
203636ef956SMinghuan Lian /*
204636ef956SMinghuan Lian  * This function is called from lib/board.c. It recreates MMU
205636ef956SMinghuan Lian  * table in main memory. MMU and i/d-cache are enabled here.
206636ef956SMinghuan Lian  */
enable_caches(void)207636ef956SMinghuan Lian void enable_caches(void)
208636ef956SMinghuan Lian {
209636ef956SMinghuan Lian 	/* Invalidate all TLB */
210636ef956SMinghuan Lian 	mmu_page_table_flush(gd->arch.tlb_addr,
211636ef956SMinghuan Lian 			     gd->arch.tlb_addr +  gd->arch.tlb_size);
212636ef956SMinghuan Lian 	/* Set up and enable mmu */
213636ef956SMinghuan Lian 	mmu_setup();
214636ef956SMinghuan Lian 
215636ef956SMinghuan Lian 	/* Invalidate & Enable d-cache */
216636ef956SMinghuan Lian 	invalidate_dcache_all();
217636ef956SMinghuan Lian 	set_cr(get_cr() | CR_C);
218636ef956SMinghuan Lian }
219636ef956SMinghuan Lian #endif /* #ifndef CONFIG_SYS_DCACHE_OFF */
220636ef956SMinghuan Lian 
221*0c028a03SShengzhou Liu 
get_svr(void)222*0c028a03SShengzhou Liu uint get_svr(void)
223*0c028a03SShengzhou Liu {
224*0c028a03SShengzhou Liu 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
225*0c028a03SShengzhou Liu 
226*0c028a03SShengzhou Liu 	return in_be32(&gur->svr);
227*0c028a03SShengzhou Liu }
228*0c028a03SShengzhou Liu 
229d60a2099SWang Huan #if defined(CONFIG_DISPLAY_CPUINFO)
print_cpuinfo(void)230d60a2099SWang Huan int print_cpuinfo(void)
231d60a2099SWang Huan {
232d60a2099SWang Huan 	char buf1[32], buf2[32];
233d60a2099SWang Huan 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
234d60a2099SWang Huan 	unsigned int svr, major, minor, ver, i;
235d60a2099SWang Huan 
236d60a2099SWang Huan 	svr = in_be32(&gur->svr);
237d60a2099SWang Huan 	major = SVR_MAJ(svr);
238d60a2099SWang Huan 	minor = SVR_MIN(svr);
239d60a2099SWang Huan 
240d60a2099SWang Huan 	puts("CPU:   Freescale LayerScape ");
241d60a2099SWang Huan 
242d60a2099SWang Huan 	ver = SVR_SOC_VER(svr);
243d60a2099SWang Huan 	switch (ver) {
244d60a2099SWang Huan 	case SOC_VER_SLS1020:
245d60a2099SWang Huan 		puts("SLS1020");
246d60a2099SWang Huan 		break;
247d60a2099SWang Huan 	case SOC_VER_LS1020:
248d60a2099SWang Huan 		puts("LS1020");
249d60a2099SWang Huan 		break;
250d60a2099SWang Huan 	case SOC_VER_LS1021:
251d60a2099SWang Huan 		puts("LS1021");
252d60a2099SWang Huan 		break;
253d60a2099SWang Huan 	case SOC_VER_LS1022:
254d60a2099SWang Huan 		puts("LS1022");
255d60a2099SWang Huan 		break;
256d60a2099SWang Huan 	default:
257d60a2099SWang Huan 		puts("Unknown");
258d60a2099SWang Huan 		break;
259d60a2099SWang Huan 	}
260d60a2099SWang Huan 
261d60a2099SWang Huan 	if (IS_E_PROCESSOR(svr) && (ver != SOC_VER_SLS1020))
262d60a2099SWang Huan 		puts("E");
263d60a2099SWang Huan 
264d60a2099SWang Huan 	printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
265d60a2099SWang Huan 
266d60a2099SWang Huan 	puts("Clock Configuration:");
267d60a2099SWang Huan 
268d60a2099SWang Huan 	printf("\n       CPU0(ARMV7):%-4s MHz, ", strmhz(buf1, gd->cpu_clk));
269d60a2099SWang Huan 	printf("\n       Bus:%-4s MHz, ", strmhz(buf1, gd->bus_clk));
270d60a2099SWang Huan 	printf("DDR:%-4s MHz (%s MT/s data rate), ",
271d60a2099SWang Huan 	       strmhz(buf1, gd->mem_clk/2), strmhz(buf2, gd->mem_clk));
272d60a2099SWang Huan 	puts("\n");
273d60a2099SWang Huan 
274d60a2099SWang Huan 	/* Display the RCW, so that no one gets confused as to what RCW
275d60a2099SWang Huan 	 * we're actually using for this boot.
276d60a2099SWang Huan 	 */
277d60a2099SWang Huan 	puts("Reset Configuration Word (RCW):");
278d60a2099SWang Huan 	for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) {
279d60a2099SWang Huan 		u32 rcw = in_be32(&gur->rcwsr[i]);
280d60a2099SWang Huan 
281d60a2099SWang Huan 		if ((i % 4) == 0)
282d60a2099SWang Huan 			printf("\n       %08x:", i * 4);
283d60a2099SWang Huan 		printf(" %08x", rcw);
284d60a2099SWang Huan 	}
285d60a2099SWang Huan 	puts("\n");
286d60a2099SWang Huan 
287d60a2099SWang Huan 	return 0;
288d60a2099SWang Huan }
289d60a2099SWang Huan #endif
290d60a2099SWang Huan 
291d60a2099SWang Huan #ifdef CONFIG_FSL_ESDHC
cpu_mmc_init(bd_t * bis)292d60a2099SWang Huan int cpu_mmc_init(bd_t *bis)
293d60a2099SWang Huan {
294d60a2099SWang Huan 	return fsl_esdhc_mmc_init(bis);
295d60a2099SWang Huan }
296d60a2099SWang Huan #endif
297d60a2099SWang Huan 
cpu_eth_init(bd_t * bis)298d60a2099SWang Huan int cpu_eth_init(bd_t *bis)
299d60a2099SWang Huan {
300d60a2099SWang Huan #ifdef CONFIG_TSEC_ENET
301d60a2099SWang Huan 	tsec_standard_init(bis);
302d60a2099SWang Huan #endif
303d60a2099SWang Huan 
304d60a2099SWang Huan 	return 0;
305d60a2099SWang Huan }
306306fa012Schenhui zhao 
arch_cpu_init(void)307306fa012Schenhui zhao int arch_cpu_init(void)
308306fa012Schenhui zhao {
309306fa012Schenhui zhao 	void *epu_base = (void *)(CONFIG_SYS_DCSRBAR + EPU_BLOCK_OFFSET);
3109f076be7Schenhui zhao 	void *rcpm2_base =
3119f076be7Schenhui zhao 		(void *)(CONFIG_SYS_DCSRBAR + DCSR_RCPM2_BLOCK_OFFSET);
3125757e06cShoria.geanta@freescale.com 	struct ccsr_scfg *scfg = (void *)CONFIG_SYS_FSL_SCFG_ADDR;
3139f076be7Schenhui zhao 	u32 state;
3149f076be7Schenhui zhao 
3159f076be7Schenhui zhao 	/*
3169f076be7Schenhui zhao 	 * The RCPM FSM state may not be reset after power-on.
3179f076be7Schenhui zhao 	 * So, reset them.
3189f076be7Schenhui zhao 	 */
3199f076be7Schenhui zhao 	state = in_be32(rcpm2_base + DCSR_RCPM2_CPMFSMSR0) &
3209f076be7Schenhui zhao 		CPMFSMSR_FSM_STATE_MASK;
3219f076be7Schenhui zhao 	if (state != 0) {
3229f076be7Schenhui zhao 		out_be32(rcpm2_base + DCSR_RCPM2_CPMFSMCR0, 0x80);
3239f076be7Schenhui zhao 		out_be32(rcpm2_base + DCSR_RCPM2_CPMFSMCR0, 0x0);
3249f076be7Schenhui zhao 	}
3259f076be7Schenhui zhao 
3269f076be7Schenhui zhao 	state = in_be32(rcpm2_base + DCSR_RCPM2_CPMFSMSR1) &
3279f076be7Schenhui zhao 		CPMFSMSR_FSM_STATE_MASK;
3289f076be7Schenhui zhao 	if (state != 0) {
3299f076be7Schenhui zhao 		out_be32(rcpm2_base + DCSR_RCPM2_CPMFSMCR1, 0x80);
3309f076be7Schenhui zhao 		out_be32(rcpm2_base + DCSR_RCPM2_CPMFSMCR1, 0x0);
3319f076be7Schenhui zhao 	}
332306fa012Schenhui zhao 
333306fa012Schenhui zhao 	/*
334306fa012Schenhui zhao 	 * After wakeup from deep sleep, Clear EPU registers
335306fa012Schenhui zhao 	 * as early as possible to prevent from possible issue.
336306fa012Schenhui zhao 	 * It's also safe to clear at normal boot.
337306fa012Schenhui zhao 	 */
338306fa012Schenhui zhao 	fsl_epu_clean(epu_base);
339306fa012Schenhui zhao 
3405757e06cShoria.geanta@freescale.com 	setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SEC_RD_WR);
3415757e06cShoria.geanta@freescale.com 
342306fa012Schenhui zhao 	return 0;
343306fa012Schenhui zhao }
344290e6e92SXiubo Li 
345104d6fb6SJan Kiszka #ifdef CONFIG_ARMV7_NONSEC
346290e6e92SXiubo Li /* Set the address at which the secondary core starts from.*/
smp_set_core_boot_addr(unsigned long addr,int corenr)347290e6e92SXiubo Li void smp_set_core_boot_addr(unsigned long addr, int corenr)
348290e6e92SXiubo Li {
349290e6e92SXiubo Li 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
350290e6e92SXiubo Li 
351290e6e92SXiubo Li 	out_be32(&gur->scratchrw[0], addr);
352290e6e92SXiubo Li }
353290e6e92SXiubo Li 
354290e6e92SXiubo Li /* Release the secondary core from holdoff state and kick it */
smp_kick_all_cpus(void)355290e6e92SXiubo Li void smp_kick_all_cpus(void)
356290e6e92SXiubo Li {
357290e6e92SXiubo Li 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
358290e6e92SXiubo Li 
359290e6e92SXiubo Li 	out_be32(&gur->brrl, 0x2);
3606f0586e6SWang Dongsheng 
3616f0586e6SWang Dongsheng 	/*
3626f0586e6SWang Dongsheng 	 * LS1 STANDBYWFE is not captured outside the ARM module in the soc.
3636f0586e6SWang Dongsheng 	 * So add a delay to wait bootrom execute WFE.
3646f0586e6SWang Dongsheng 	 */
3656f0586e6SWang Dongsheng 	udelay(1);
3666f0586e6SWang Dongsheng 
3676f0586e6SWang Dongsheng 	asm volatile("sev");
368290e6e92SXiubo Li }
369290e6e92SXiubo Li #endif
370f861f51cSFabio Estevam 
reset_cpu(ulong addr)371f861f51cSFabio Estevam void reset_cpu(ulong addr)
372f861f51cSFabio Estevam {
373f861f51cSFabio Estevam 	struct watchdog_regs *wdog = (struct watchdog_regs *)WDOG1_BASE_ADDR;
374f861f51cSFabio Estevam 
375f861f51cSFabio Estevam 	clrbits_be16(&wdog->wcr, WCR_SRS);
376f861f51cSFabio Estevam 
377f861f51cSFabio Estevam 	while (1) {
378f861f51cSFabio Estevam 		/*
379f861f51cSFabio Estevam 		 * Let the watchdog trigger
380f861f51cSFabio Estevam 		 */
381f861f51cSFabio Estevam 	}
382f861f51cSFabio Estevam }
383a1399534SAlison Wang 
arch_preboot_os(void)384a1399534SAlison Wang void arch_preboot_os(void)
385a1399534SAlison Wang {
386a1399534SAlison Wang 	unsigned long ctrl;
387a1399534SAlison Wang 
388a1399534SAlison Wang 	/* Disable PL1 Physical Timer */
389a1399534SAlison Wang 	asm("mrc p15, 0, %0, c14, c2, 1" : "=r" (ctrl));
390a1399534SAlison Wang 	ctrl &= ~ARCH_TIMER_CTRL_ENABLE;
391a1399534SAlison Wang 	asm("mcr p15, 0, %0, c14, c2, 1" : : "r" (ctrl));
392a1399534SAlison Wang }
393