1*c25c4fd0SThomas Petazzoni /*
2*c25c4fd0SThomas Petazzoni * (C) Copyright 2009
3*c25c4fd0SThomas Petazzoni * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
4*c25c4fd0SThomas Petazzoni *
5*c25c4fd0SThomas Petazzoni * SPDX-License-Identifier: GPL-2.0+
6*c25c4fd0SThomas Petazzoni */
7*c25c4fd0SThomas Petazzoni
8*c25c4fd0SThomas Petazzoni #include <common.h>
9*c25c4fd0SThomas Petazzoni #include <command.h>
10*c25c4fd0SThomas Petazzoni #include <i2c.h>
11*c25c4fd0SThomas Petazzoni #include <net.h>
12*c25c4fd0SThomas Petazzoni #include <linux/mtd/st_smi.h>
13*c25c4fd0SThomas Petazzoni #include <asm/io.h>
14*c25c4fd0SThomas Petazzoni #include <asm/arch/hardware.h>
15*c25c4fd0SThomas Petazzoni #include <asm/arch/spr_emi.h>
16*c25c4fd0SThomas Petazzoni #include <asm/arch/spr_defs.h>
17*c25c4fd0SThomas Petazzoni
18*c25c4fd0SThomas Petazzoni #define CPU 0
19*c25c4fd0SThomas Petazzoni #define DDR 1
20*c25c4fd0SThomas Petazzoni #define SRAM_REL 0xD2801000
21*c25c4fd0SThomas Petazzoni
22*c25c4fd0SThomas Petazzoni DECLARE_GLOBAL_DATA_PTR;
23*c25c4fd0SThomas Petazzoni
24*c25c4fd0SThomas Petazzoni #if defined(CONFIG_CMD_NET)
25*c25c4fd0SThomas Petazzoni static int i2c_read_mac(uchar *buffer);
26*c25c4fd0SThomas Petazzoni #endif
27*c25c4fd0SThomas Petazzoni
dram_init(void)28*c25c4fd0SThomas Petazzoni int dram_init(void)
29*c25c4fd0SThomas Petazzoni {
30*c25c4fd0SThomas Petazzoni /* Store complete RAM size and return */
31*c25c4fd0SThomas Petazzoni gd->ram_size = get_ram_size(PHYS_SDRAM_1, PHYS_SDRAM_1_MAXSIZE);
32*c25c4fd0SThomas Petazzoni
33*c25c4fd0SThomas Petazzoni return 0;
34*c25c4fd0SThomas Petazzoni }
35*c25c4fd0SThomas Petazzoni
dram_init_banksize(void)36*c25c4fd0SThomas Petazzoni int dram_init_banksize(void)
37*c25c4fd0SThomas Petazzoni {
38*c25c4fd0SThomas Petazzoni gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
39*c25c4fd0SThomas Petazzoni gd->bd->bi_dram[0].size = gd->ram_size;
40*c25c4fd0SThomas Petazzoni
41*c25c4fd0SThomas Petazzoni return 0;
42*c25c4fd0SThomas Petazzoni }
43*c25c4fd0SThomas Petazzoni
board_early_init_f()44*c25c4fd0SThomas Petazzoni int board_early_init_f()
45*c25c4fd0SThomas Petazzoni {
46*c25c4fd0SThomas Petazzoni #if defined(CONFIG_ST_SMI)
47*c25c4fd0SThomas Petazzoni smi_init();
48*c25c4fd0SThomas Petazzoni #endif
49*c25c4fd0SThomas Petazzoni return 0;
50*c25c4fd0SThomas Petazzoni }
misc_init_r(void)51*c25c4fd0SThomas Petazzoni int misc_init_r(void)
52*c25c4fd0SThomas Petazzoni {
53*c25c4fd0SThomas Petazzoni #if defined(CONFIG_CMD_NET)
54*c25c4fd0SThomas Petazzoni uchar mac_id[6];
55*c25c4fd0SThomas Petazzoni
56*c25c4fd0SThomas Petazzoni if (!eth_env_get_enetaddr("ethaddr", mac_id) && !i2c_read_mac(mac_id))
57*c25c4fd0SThomas Petazzoni eth_env_set_enetaddr("ethaddr", mac_id);
58*c25c4fd0SThomas Petazzoni #endif
59*c25c4fd0SThomas Petazzoni env_set("verify", "n");
60*c25c4fd0SThomas Petazzoni
61*c25c4fd0SThomas Petazzoni #if defined(CONFIG_SPEAR_USBTTY)
62*c25c4fd0SThomas Petazzoni env_set("stdin", "usbtty");
63*c25c4fd0SThomas Petazzoni env_set("stdout", "usbtty");
64*c25c4fd0SThomas Petazzoni env_set("stderr", "usbtty");
65*c25c4fd0SThomas Petazzoni
66*c25c4fd0SThomas Petazzoni #ifndef CONFIG_SYS_NO_DCACHE
67*c25c4fd0SThomas Petazzoni dcache_enable();
68*c25c4fd0SThomas Petazzoni #endif
69*c25c4fd0SThomas Petazzoni #endif
70*c25c4fd0SThomas Petazzoni return 0;
71*c25c4fd0SThomas Petazzoni }
72*c25c4fd0SThomas Petazzoni
73*c25c4fd0SThomas Petazzoni #ifdef CONFIG_SPEAR_EMI
74*c25c4fd0SThomas Petazzoni struct cust_emi_para {
75*c25c4fd0SThomas Petazzoni unsigned int tap;
76*c25c4fd0SThomas Petazzoni unsigned int tsdp;
77*c25c4fd0SThomas Petazzoni unsigned int tdpw;
78*c25c4fd0SThomas Petazzoni unsigned int tdpr;
79*c25c4fd0SThomas Petazzoni unsigned int tdcs;
80*c25c4fd0SThomas Petazzoni };
81*c25c4fd0SThomas Petazzoni
82*c25c4fd0SThomas Petazzoni /* EMI timing setting of m28w640hc of linux kernel */
83*c25c4fd0SThomas Petazzoni const struct cust_emi_para emi_timing_m28w640hc = {
84*c25c4fd0SThomas Petazzoni .tap = 0x10,
85*c25c4fd0SThomas Petazzoni .tsdp = 0x05,
86*c25c4fd0SThomas Petazzoni .tdpw = 0x0a,
87*c25c4fd0SThomas Petazzoni .tdpr = 0x0a,
88*c25c4fd0SThomas Petazzoni .tdcs = 0x05,
89*c25c4fd0SThomas Petazzoni };
90*c25c4fd0SThomas Petazzoni
91*c25c4fd0SThomas Petazzoni /* EMI timing setting of bootrom */
92*c25c4fd0SThomas Petazzoni const struct cust_emi_para emi_timing_bootrom = {
93*c25c4fd0SThomas Petazzoni .tap = 0xf,
94*c25c4fd0SThomas Petazzoni .tsdp = 0x0,
95*c25c4fd0SThomas Petazzoni .tdpw = 0xff,
96*c25c4fd0SThomas Petazzoni .tdpr = 0x111,
97*c25c4fd0SThomas Petazzoni .tdcs = 0x02,
98*c25c4fd0SThomas Petazzoni };
99*c25c4fd0SThomas Petazzoni
spear_emi_init(void)100*c25c4fd0SThomas Petazzoni void spear_emi_init(void)
101*c25c4fd0SThomas Petazzoni {
102*c25c4fd0SThomas Petazzoni const struct cust_emi_para *p = &emi_timing_m28w640hc;
103*c25c4fd0SThomas Petazzoni struct emi_regs *emi_regs_p = (struct emi_regs *)CONFIG_SPEAR_EMIBASE;
104*c25c4fd0SThomas Petazzoni unsigned int cs;
105*c25c4fd0SThomas Petazzoni unsigned int val, tmp;
106*c25c4fd0SThomas Petazzoni
107*c25c4fd0SThomas Petazzoni val = readl(CONFIG_SPEAR_RASBASE);
108*c25c4fd0SThomas Petazzoni
109*c25c4fd0SThomas Petazzoni if (val & EMI_ACKMSK)
110*c25c4fd0SThomas Petazzoni tmp = 0x3f;
111*c25c4fd0SThomas Petazzoni else
112*c25c4fd0SThomas Petazzoni tmp = 0x0;
113*c25c4fd0SThomas Petazzoni
114*c25c4fd0SThomas Petazzoni writel(tmp, &emi_regs_p->ack);
115*c25c4fd0SThomas Petazzoni
116*c25c4fd0SThomas Petazzoni for (cs = 0; cs < CONFIG_SYS_MAX_FLASH_BANKS; cs++) {
117*c25c4fd0SThomas Petazzoni writel(p->tap, &emi_regs_p->bank_regs[cs].tap);
118*c25c4fd0SThomas Petazzoni writel(p->tsdp, &emi_regs_p->bank_regs[cs].tsdp);
119*c25c4fd0SThomas Petazzoni writel(p->tdpw, &emi_regs_p->bank_regs[cs].tdpw);
120*c25c4fd0SThomas Petazzoni writel(p->tdpr, &emi_regs_p->bank_regs[cs].tdpr);
121*c25c4fd0SThomas Petazzoni writel(p->tdcs, &emi_regs_p->bank_regs[cs].tdcs);
122*c25c4fd0SThomas Petazzoni writel(EMI_CNTL_ENBBYTERW | ((val & 0x18) >> 3),
123*c25c4fd0SThomas Petazzoni &emi_regs_p->bank_regs[cs].control);
124*c25c4fd0SThomas Petazzoni }
125*c25c4fd0SThomas Petazzoni }
126*c25c4fd0SThomas Petazzoni #endif
127*c25c4fd0SThomas Petazzoni
spear_board_init(ulong mach_type)128*c25c4fd0SThomas Petazzoni int spear_board_init(ulong mach_type)
129*c25c4fd0SThomas Petazzoni {
130*c25c4fd0SThomas Petazzoni gd->bd->bi_arch_number = mach_type;
131*c25c4fd0SThomas Petazzoni
132*c25c4fd0SThomas Petazzoni /* adress of boot parameters */
133*c25c4fd0SThomas Petazzoni gd->bd->bi_boot_params = CONFIG_BOOT_PARAMS_ADDR;
134*c25c4fd0SThomas Petazzoni
135*c25c4fd0SThomas Petazzoni #ifdef CONFIG_SPEAR_EMI
136*c25c4fd0SThomas Petazzoni spear_emi_init();
137*c25c4fd0SThomas Petazzoni #endif
138*c25c4fd0SThomas Petazzoni return 0;
139*c25c4fd0SThomas Petazzoni }
140*c25c4fd0SThomas Petazzoni
141*c25c4fd0SThomas Petazzoni #if defined(CONFIG_CMD_NET)
i2c_read_mac(uchar * buffer)142*c25c4fd0SThomas Petazzoni static int i2c_read_mac(uchar *buffer)
143*c25c4fd0SThomas Petazzoni {
144*c25c4fd0SThomas Petazzoni u8 buf[2];
145*c25c4fd0SThomas Petazzoni
146*c25c4fd0SThomas Petazzoni i2c_read(CONFIG_I2C_CHIPADDRESS, MAGIC_OFF, 1, buf, MAGIC_LEN);
147*c25c4fd0SThomas Petazzoni
148*c25c4fd0SThomas Petazzoni /* Check if mac in i2c memory is valid */
149*c25c4fd0SThomas Petazzoni if ((buf[0] == MAGIC_BYTE0) && (buf[1] == MAGIC_BYTE1)) {
150*c25c4fd0SThomas Petazzoni /* Valid mac address is saved in i2c eeprom */
151*c25c4fd0SThomas Petazzoni i2c_read(CONFIG_I2C_CHIPADDRESS, MAC_OFF, 1, buffer, MAC_LEN);
152*c25c4fd0SThomas Petazzoni return 0;
153*c25c4fd0SThomas Petazzoni }
154*c25c4fd0SThomas Petazzoni
155*c25c4fd0SThomas Petazzoni return -1;
156*c25c4fd0SThomas Petazzoni }
157*c25c4fd0SThomas Petazzoni
write_mac(uchar * mac)158*c25c4fd0SThomas Petazzoni static int write_mac(uchar *mac)
159*c25c4fd0SThomas Petazzoni {
160*c25c4fd0SThomas Petazzoni u8 buf[2];
161*c25c4fd0SThomas Petazzoni
162*c25c4fd0SThomas Petazzoni buf[0] = (u8)MAGIC_BYTE0;
163*c25c4fd0SThomas Petazzoni buf[1] = (u8)MAGIC_BYTE1;
164*c25c4fd0SThomas Petazzoni i2c_write(CONFIG_I2C_CHIPADDRESS, MAGIC_OFF, 1, buf, MAGIC_LEN);
165*c25c4fd0SThomas Petazzoni
166*c25c4fd0SThomas Petazzoni buf[0] = (u8)~MAGIC_BYTE0;
167*c25c4fd0SThomas Petazzoni buf[1] = (u8)~MAGIC_BYTE1;
168*c25c4fd0SThomas Petazzoni
169*c25c4fd0SThomas Petazzoni i2c_read(CONFIG_I2C_CHIPADDRESS, MAGIC_OFF, 1, buf, MAGIC_LEN);
170*c25c4fd0SThomas Petazzoni
171*c25c4fd0SThomas Petazzoni /* check if valid MAC address is saved in I2C EEPROM or not? */
172*c25c4fd0SThomas Petazzoni if ((buf[0] == MAGIC_BYTE0) && (buf[1] == MAGIC_BYTE1)) {
173*c25c4fd0SThomas Petazzoni i2c_write(CONFIG_I2C_CHIPADDRESS, MAC_OFF, 1, mac, MAC_LEN);
174*c25c4fd0SThomas Petazzoni puts("I2C EEPROM written with mac address \n");
175*c25c4fd0SThomas Petazzoni return 0;
176*c25c4fd0SThomas Petazzoni }
177*c25c4fd0SThomas Petazzoni
178*c25c4fd0SThomas Petazzoni puts("I2C EEPROM writing failed\n");
179*c25c4fd0SThomas Petazzoni return -1;
180*c25c4fd0SThomas Petazzoni }
181*c25c4fd0SThomas Petazzoni #endif
182*c25c4fd0SThomas Petazzoni
do_chip_config(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])183*c25c4fd0SThomas Petazzoni int do_chip_config(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
184*c25c4fd0SThomas Petazzoni {
185*c25c4fd0SThomas Petazzoni void (*sram_setfreq) (unsigned int, unsigned int);
186*c25c4fd0SThomas Petazzoni unsigned int frequency;
187*c25c4fd0SThomas Petazzoni #if defined(CONFIG_CMD_NET)
188*c25c4fd0SThomas Petazzoni unsigned char mac[6];
189*c25c4fd0SThomas Petazzoni #endif
190*c25c4fd0SThomas Petazzoni
191*c25c4fd0SThomas Petazzoni if ((argc > 3) || (argc < 2))
192*c25c4fd0SThomas Petazzoni return cmd_usage(cmdtp);
193*c25c4fd0SThomas Petazzoni
194*c25c4fd0SThomas Petazzoni if ((!strcmp(argv[1], "cpufreq")) || (!strcmp(argv[1], "ddrfreq"))) {
195*c25c4fd0SThomas Petazzoni
196*c25c4fd0SThomas Petazzoni frequency = simple_strtoul(argv[2], NULL, 0);
197*c25c4fd0SThomas Petazzoni
198*c25c4fd0SThomas Petazzoni if (frequency > 333) {
199*c25c4fd0SThomas Petazzoni printf("Frequency is limited to 333MHz\n");
200*c25c4fd0SThomas Petazzoni return 1;
201*c25c4fd0SThomas Petazzoni }
202*c25c4fd0SThomas Petazzoni
203*c25c4fd0SThomas Petazzoni sram_setfreq = memcpy((void *)SRAM_REL, setfreq, setfreq_sz);
204*c25c4fd0SThomas Petazzoni
205*c25c4fd0SThomas Petazzoni if (!strcmp(argv[1], "cpufreq")) {
206*c25c4fd0SThomas Petazzoni sram_setfreq(CPU, frequency);
207*c25c4fd0SThomas Petazzoni printf("CPU frequency changed to %u\n", frequency);
208*c25c4fd0SThomas Petazzoni } else {
209*c25c4fd0SThomas Petazzoni sram_setfreq(DDR, frequency);
210*c25c4fd0SThomas Petazzoni printf("DDR frequency changed to %u\n", frequency);
211*c25c4fd0SThomas Petazzoni }
212*c25c4fd0SThomas Petazzoni
213*c25c4fd0SThomas Petazzoni return 0;
214*c25c4fd0SThomas Petazzoni
215*c25c4fd0SThomas Petazzoni #if defined(CONFIG_CMD_NET)
216*c25c4fd0SThomas Petazzoni } else if (!strcmp(argv[1], "ethaddr")) {
217*c25c4fd0SThomas Petazzoni
218*c25c4fd0SThomas Petazzoni u32 reg;
219*c25c4fd0SThomas Petazzoni char *e, *s = argv[2];
220*c25c4fd0SThomas Petazzoni for (reg = 0; reg < 6; ++reg) {
221*c25c4fd0SThomas Petazzoni mac[reg] = s ? simple_strtoul(s, &e, 16) : 0;
222*c25c4fd0SThomas Petazzoni if (s)
223*c25c4fd0SThomas Petazzoni s = (*e) ? e + 1 : e;
224*c25c4fd0SThomas Petazzoni }
225*c25c4fd0SThomas Petazzoni write_mac(mac);
226*c25c4fd0SThomas Petazzoni
227*c25c4fd0SThomas Petazzoni return 0;
228*c25c4fd0SThomas Petazzoni #endif
229*c25c4fd0SThomas Petazzoni } else if (!strcmp(argv[1], "print")) {
230*c25c4fd0SThomas Petazzoni #if defined(CONFIG_CMD_NET)
231*c25c4fd0SThomas Petazzoni if (!i2c_read_mac(mac)) {
232*c25c4fd0SThomas Petazzoni printf("Ethaddr (from i2c mem) = %pM\n", mac);
233*c25c4fd0SThomas Petazzoni } else {
234*c25c4fd0SThomas Petazzoni printf("Ethaddr (from i2c mem) = Not set\n");
235*c25c4fd0SThomas Petazzoni }
236*c25c4fd0SThomas Petazzoni #endif
237*c25c4fd0SThomas Petazzoni return 0;
238*c25c4fd0SThomas Petazzoni }
239*c25c4fd0SThomas Petazzoni
240*c25c4fd0SThomas Petazzoni return cmd_usage(cmdtp);
241*c25c4fd0SThomas Petazzoni }
242*c25c4fd0SThomas Petazzoni
243*c25c4fd0SThomas Petazzoni U_BOOT_CMD(chip_config, 3, 1, do_chip_config,
244*c25c4fd0SThomas Petazzoni "configure chip",
245*c25c4fd0SThomas Petazzoni "chip_config cpufreq/ddrfreq frequency\n"
246*c25c4fd0SThomas Petazzoni #if defined(CONFIG_CMD_NET)
247*c25c4fd0SThomas Petazzoni "chip_config ethaddr XX:XX:XX:XX:XX:XX\n"
248*c25c4fd0SThomas Petazzoni #endif
249*c25c4fd0SThomas Petazzoni "chip_config print");
250