xref: /rk3399_rockchip-uboot/arch/arm/cpu/arm926ejs/mxs/spl_lradc_init.c (revision e1cc4d31f889428a4ca73120951389c756404184)
13a0398d7SOtavio Salvador /*
23a0398d7SOtavio Salvador  * Freescale i.MX28 Battery measurement init
33a0398d7SOtavio Salvador  *
43a0398d7SOtavio Salvador  * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
53a0398d7SOtavio Salvador  * on behalf of DENX Software Engineering GmbH
63a0398d7SOtavio Salvador  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
83a0398d7SOtavio Salvador  */
93a0398d7SOtavio Salvador 
103a0398d7SOtavio Salvador #include <common.h>
113a0398d7SOtavio Salvador #include <config.h>
123a0398d7SOtavio Salvador #include <asm/io.h>
133a0398d7SOtavio Salvador #include <asm/arch/imx-regs.h>
143a0398d7SOtavio Salvador 
151e0cf5c3SOtavio Salvador #include "mxs_init.h"
163a0398d7SOtavio Salvador 
mxs_lradc_init(void)171e0cf5c3SOtavio Salvador void mxs_lradc_init(void)
183a0398d7SOtavio Salvador {
199c471142SOtavio Salvador 	struct mxs_lradc_regs *regs = (struct mxs_lradc_regs *)MXS_LRADC_BASE;
203a0398d7SOtavio Salvador 
21*950eaf62SGraeme Russ 	debug("SPL: Initialisating LRADC\n");
22*950eaf62SGraeme Russ 
233a0398d7SOtavio Salvador 	writel(LRADC_CTRL0_SFTRST, &regs->hw_lradc_ctrl0_clr);
243a0398d7SOtavio Salvador 	writel(LRADC_CTRL0_CLKGATE, &regs->hw_lradc_ctrl0_clr);
253a0398d7SOtavio Salvador 	writel(LRADC_CTRL0_ONCHIP_GROUNDREF, &regs->hw_lradc_ctrl0_clr);
263a0398d7SOtavio Salvador 
273a0398d7SOtavio Salvador 	clrsetbits_le32(&regs->hw_lradc_ctrl3,
283a0398d7SOtavio Salvador 			LRADC_CTRL3_CYCLE_TIME_MASK,
293a0398d7SOtavio Salvador 			LRADC_CTRL3_CYCLE_TIME_6MHZ);
303a0398d7SOtavio Salvador 
313a0398d7SOtavio Salvador 	clrsetbits_le32(&regs->hw_lradc_ctrl4,
323a0398d7SOtavio Salvador 			LRADC_CTRL4_LRADC7SELECT_MASK |
333a0398d7SOtavio Salvador 			LRADC_CTRL4_LRADC6SELECT_MASK,
343a0398d7SOtavio Salvador 			LRADC_CTRL4_LRADC7SELECT_CHANNEL7 |
353a0398d7SOtavio Salvador 			LRADC_CTRL4_LRADC6SELECT_CHANNEL10);
363a0398d7SOtavio Salvador }
373a0398d7SOtavio Salvador 
mxs_lradc_enable_batt_measurement(void)381e0cf5c3SOtavio Salvador void mxs_lradc_enable_batt_measurement(void)
393a0398d7SOtavio Salvador {
409c471142SOtavio Salvador 	struct mxs_lradc_regs *regs = (struct mxs_lradc_regs *)MXS_LRADC_BASE;
413a0398d7SOtavio Salvador 
42*950eaf62SGraeme Russ 	debug("SPL: Enabling LRADC battery measurement\n");
43*950eaf62SGraeme Russ 
443a0398d7SOtavio Salvador 	/* Check if the channel is present at all. */
45*950eaf62SGraeme Russ 	if (!(readl(&regs->hw_lradc_status) & LRADC_STATUS_CHANNEL7_PRESENT)) {
46*950eaf62SGraeme Russ 		debug("SPL: LRADC channel 7 is not present - aborting\n");
473a0398d7SOtavio Salvador 		return;
48*950eaf62SGraeme Russ 	}
49*950eaf62SGraeme Russ 
50*950eaf62SGraeme Russ 	debug("SPL: LRADC channel 7 is present - configuring\n");
513a0398d7SOtavio Salvador 
523a0398d7SOtavio Salvador 	writel(LRADC_CTRL1_LRADC7_IRQ_EN, &regs->hw_lradc_ctrl1_clr);
533a0398d7SOtavio Salvador 	writel(LRADC_CTRL1_LRADC7_IRQ, &regs->hw_lradc_ctrl1_clr);
543a0398d7SOtavio Salvador 
553a0398d7SOtavio Salvador 	clrsetbits_le32(&regs->hw_lradc_conversion,
563a0398d7SOtavio Salvador 			LRADC_CONVERSION_SCALE_FACTOR_MASK,
573a0398d7SOtavio Salvador 			LRADC_CONVERSION_SCALE_FACTOR_LI_ION);
583a0398d7SOtavio Salvador 	writel(LRADC_CONVERSION_AUTOMATIC, &regs->hw_lradc_conversion_set);
593a0398d7SOtavio Salvador 
603a0398d7SOtavio Salvador 	/* Configure the channel. */
613a0398d7SOtavio Salvador 	writel((1 << 7) << LRADC_CTRL2_DIVIDE_BY_TWO_OFFSET,
623a0398d7SOtavio Salvador 		&regs->hw_lradc_ctrl2_clr);
633a0398d7SOtavio Salvador 	writel(0xffffffff, &regs->hw_lradc_ch7_clr);
643a0398d7SOtavio Salvador 	clrbits_le32(&regs->hw_lradc_ch7, LRADC_CH_NUM_SAMPLES_MASK);
653a0398d7SOtavio Salvador 	writel(LRADC_CH_ACCUMULATE, &regs->hw_lradc_ch7_clr);
663a0398d7SOtavio Salvador 
673a0398d7SOtavio Salvador 	/* Schedule the channel. */
683a0398d7SOtavio Salvador 	writel(1 << 7, &regs->hw_lradc_ctrl0_set);
693a0398d7SOtavio Salvador 
703a0398d7SOtavio Salvador 	/* Start the channel sampling. */
713a0398d7SOtavio Salvador 	writel(((1 << 7) << LRADC_DELAY_TRIGGER_LRADCS_OFFSET) |
723a0398d7SOtavio Salvador 		((1 << 3) << LRADC_DELAY_TRIGGER_DELAYS_OFFSET) |
733a0398d7SOtavio Salvador 		100, &regs->hw_lradc_delay3);
743a0398d7SOtavio Salvador 
753a0398d7SOtavio Salvador 	writel(0xffffffff, &regs->hw_lradc_ch7_clr);
763a0398d7SOtavio Salvador 	writel(LRADC_DELAY_KICK, &regs->hw_lradc_delay3_set);
77*950eaf62SGraeme Russ 
78*950eaf62SGraeme Russ 	debug("SPL: LRADC channel 7 configuration complete\n");
793a0398d7SOtavio Salvador }
80