1*412ae53aSAlbert ARIBAUD \(3ADEV\) /*
2*412ae53aSAlbert ARIBAUD \(3ADEV\) * LPC32xx dram init
3*412ae53aSAlbert ARIBAUD \(3ADEV\) *
4*412ae53aSAlbert ARIBAUD \(3ADEV\) * (C) Copyright 2014 DENX Software Engineering GmbH
5*412ae53aSAlbert ARIBAUD \(3ADEV\) * Written-by: Albert ARIBAUD <albert.aribaud@3adev.fr>
6*412ae53aSAlbert ARIBAUD \(3ADEV\) *
7*412ae53aSAlbert ARIBAUD \(3ADEV\) * This is called by SPL to gain access to the SDR DRAM.
8*412ae53aSAlbert ARIBAUD \(3ADEV\) *
9*412ae53aSAlbert ARIBAUD \(3ADEV\) * This code runs from SRAM.
10*412ae53aSAlbert ARIBAUD \(3ADEV\) *
11*412ae53aSAlbert ARIBAUD \(3ADEV\) * Actual CONFIG_LPC32XX_SDRAM_* parameters must be provided
12*412ae53aSAlbert ARIBAUD \(3ADEV\) * by the board configuration file.
13*412ae53aSAlbert ARIBAUD \(3ADEV\) *
14*412ae53aSAlbert ARIBAUD \(3ADEV\) * SPDX-License-Identifier: GPL-2.0+
15*412ae53aSAlbert ARIBAUD \(3ADEV\) */
16*412ae53aSAlbert ARIBAUD \(3ADEV\)
17*412ae53aSAlbert ARIBAUD \(3ADEV\) #include <common.h>
18*412ae53aSAlbert ARIBAUD \(3ADEV\) #include <netdev.h>
19*412ae53aSAlbert ARIBAUD \(3ADEV\) #include <asm/arch/cpu.h>
20*412ae53aSAlbert ARIBAUD \(3ADEV\) #include <asm/arch/clk.h>
21*412ae53aSAlbert ARIBAUD \(3ADEV\) #include <asm/arch/wdt.h>
22*412ae53aSAlbert ARIBAUD \(3ADEV\) #include <asm/arch/emc.h>
23*412ae53aSAlbert ARIBAUD \(3ADEV\) #include <asm/io.h>
24*412ae53aSAlbert ARIBAUD \(3ADEV\)
25*412ae53aSAlbert ARIBAUD \(3ADEV\) static struct clk_pm_regs *clk = (struct clk_pm_regs *)CLK_PM_BASE;
26*412ae53aSAlbert ARIBAUD \(3ADEV\) static struct emc_regs *emc = (struct emc_regs *)EMC_BASE;
27*412ae53aSAlbert ARIBAUD \(3ADEV\)
ddr_init(struct emc_dram_settings * dram)28*412ae53aSAlbert ARIBAUD \(3ADEV\) void ddr_init(struct emc_dram_settings *dram)
29*412ae53aSAlbert ARIBAUD \(3ADEV\) {
30*412ae53aSAlbert ARIBAUD \(3ADEV\) uint32_t ck;
31*412ae53aSAlbert ARIBAUD \(3ADEV\)
32*412ae53aSAlbert ARIBAUD \(3ADEV\) /* Enable EMC interface and choose little endian mode */
33*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(1, &emc->ctrl);
34*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(0, &emc->config);
35*412ae53aSAlbert ARIBAUD \(3ADEV\) /* Select maximum EMC Dynamic Memory Refresh Time */
36*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(0x7FF, &emc->refresh);
37*412ae53aSAlbert ARIBAUD \(3ADEV\) /* Determine CLK */
38*412ae53aSAlbert ARIBAUD \(3ADEV\) ck = get_sdram_clk_rate();
39*412ae53aSAlbert ARIBAUD \(3ADEV\) /* Configure SDRAM */
40*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(dram->cmddelay, &clk->sdramclk_ctrl);
41*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(dram->config0, &emc->config0);
42*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(dram->rascas0, &emc->rascas0);
43*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(dram->rdconfig, &emc->read_config);
44*412ae53aSAlbert ARIBAUD \(3ADEV\) /* Set timings */
45*412ae53aSAlbert ARIBAUD \(3ADEV\) writel((ck / dram->trp) & 0x0000000F, &emc->t_rp);
46*412ae53aSAlbert ARIBAUD \(3ADEV\) writel((ck / dram->tras) & 0x0000000F, &emc->t_ras);
47*412ae53aSAlbert ARIBAUD \(3ADEV\) writel((ck / dram->tsrex) & 0x0000007F, &emc->t_srex);
48*412ae53aSAlbert ARIBAUD \(3ADEV\) writel((ck / dram->twr) & 0x0000000F, &emc->t_wr);
49*412ae53aSAlbert ARIBAUD \(3ADEV\) writel((ck / dram->trc) & 0x0000001F, &emc->t_rc);
50*412ae53aSAlbert ARIBAUD \(3ADEV\) writel((ck / dram->trfc) & 0x0000001F, &emc->t_rfc);
51*412ae53aSAlbert ARIBAUD \(3ADEV\) writel((ck / dram->txsr) & 0x000000FF, &emc->t_xsr);
52*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(dram->trrd, &emc->t_rrd);
53*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(dram->tmrd, &emc->t_mrd);
54*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(dram->tcdlr, &emc->t_cdlr);
55*412ae53aSAlbert ARIBAUD \(3ADEV\) /* Dynamic refresh */
56*412ae53aSAlbert ARIBAUD \(3ADEV\) writel((((ck / dram->refresh) >> 4) & 0x7FF), &emc->refresh);
57*412ae53aSAlbert ARIBAUD \(3ADEV\) udelay(10);
58*412ae53aSAlbert ARIBAUD \(3ADEV\) /* Force all clocks, enable inverted ck, issue NOP command */
59*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(0x00000193, &emc->control);
60*412ae53aSAlbert ARIBAUD \(3ADEV\) udelay(100);
61*412ae53aSAlbert ARIBAUD \(3ADEV\) /* Keep all clocks enabled, issue a PRECHARGE ALL command */
62*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(0x00000113, &emc->control);
63*412ae53aSAlbert ARIBAUD \(3ADEV\) /* Fast dynamic refresh for at least a few SDRAM ck cycles */
64*412ae53aSAlbert ARIBAUD \(3ADEV\) writel((((128) >> 4) & 0x7FF), &emc->refresh);
65*412ae53aSAlbert ARIBAUD \(3ADEV\) udelay(10);
66*412ae53aSAlbert ARIBAUD \(3ADEV\) /* set correct dynamic refresh timing */
67*412ae53aSAlbert ARIBAUD \(3ADEV\) writel((((ck / dram->refresh) >> 4) & 0x7FF), &emc->refresh);
68*412ae53aSAlbert ARIBAUD \(3ADEV\) udelay(10);
69*412ae53aSAlbert ARIBAUD \(3ADEV\) /* set normal mode to CAS=3 */
70*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(0x00000093, &emc->control);
71*412ae53aSAlbert ARIBAUD \(3ADEV\) readl(EMC_DYCS0_BASE | dram->mode);
72*412ae53aSAlbert ARIBAUD \(3ADEV\) /* set extended mode to all zeroes */
73*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(0x00000093, &emc->control);
74*412ae53aSAlbert ARIBAUD \(3ADEV\) readl(EMC_DYCS0_BASE | dram->emode);
75*412ae53aSAlbert ARIBAUD \(3ADEV\) /* stop forcing clocks, keep inverted clock, issue normal mode */
76*412ae53aSAlbert ARIBAUD \(3ADEV\) writel(0x00000010, &emc->control);
77*412ae53aSAlbert ARIBAUD \(3ADEV\) }
78