xref: /rk3399_rockchip-uboot/arch/arm/cpu/arm920t/start.S (revision 3336ca60d412b2e1285c0d5e76b7b6f9b4ff19ef)
184ad6884SPeter Tyser/*
284ad6884SPeter Tyser *  armboot - Startup Code for ARM920 CPU-core
384ad6884SPeter Tyser *
484ad6884SPeter Tyser *  Copyright (c) 2001	Marius Gr�ger <mag@sysgo.de>
584ad6884SPeter Tyser *  Copyright (c) 2002	Alex Z�pke <azu@sysgo.de>
684ad6884SPeter Tyser *  Copyright (c) 2002	Gary Jennejohn <garyj@denx.de>
784ad6884SPeter Tyser *
884ad6884SPeter Tyser * See file CREDITS for list of people who contributed to this
984ad6884SPeter Tyser * project.
1084ad6884SPeter Tyser *
1184ad6884SPeter Tyser * This program is free software; you can redistribute it and/or
1284ad6884SPeter Tyser * modify it under the terms of the GNU General Public License as
1384ad6884SPeter Tyser * published by the Free Software Foundation; either version 2 of
1484ad6884SPeter Tyser * the License, or (at your option) any later version.
1584ad6884SPeter Tyser *
1684ad6884SPeter Tyser * This program is distributed in the hope that it will be useful,
1784ad6884SPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of
1884ad6884SPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1984ad6884SPeter Tyser * GNU General Public License for more details.
2084ad6884SPeter Tyser *
2184ad6884SPeter Tyser * You should have received a copy of the GNU General Public License
2284ad6884SPeter Tyser * along with this program; if not, write to the Free Software
2384ad6884SPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2484ad6884SPeter Tyser * MA 02111-1307 USA
2584ad6884SPeter Tyser */
2684ad6884SPeter Tyser
2725ddd1fbSWolfgang Denk#include <asm-offsets.h>
2884ad6884SPeter Tyser#include <common.h>
2984ad6884SPeter Tyser#include <config.h>
3084ad6884SPeter Tyser
3184ad6884SPeter Tyser/*
3284ad6884SPeter Tyser *************************************************************************
3384ad6884SPeter Tyser *
3484ad6884SPeter Tyser * Jump vector table as in table 3.1 in [1]
3584ad6884SPeter Tyser *
3684ad6884SPeter Tyser *************************************************************************
3784ad6884SPeter Tyser */
3884ad6884SPeter Tyser
3984ad6884SPeter Tyser
4084ad6884SPeter Tyser.globl _start
4184ad6884SPeter Tyser_start:	b	start_code
4284ad6884SPeter Tyser	ldr	pc, _undefined_instruction
4384ad6884SPeter Tyser	ldr	pc, _software_interrupt
4484ad6884SPeter Tyser	ldr	pc, _prefetch_abort
4584ad6884SPeter Tyser	ldr	pc, _data_abort
4684ad6884SPeter Tyser	ldr	pc, _not_used
4784ad6884SPeter Tyser	ldr	pc, _irq
4884ad6884SPeter Tyser	ldr	pc, _fiq
4984ad6884SPeter Tyser
5084ad6884SPeter Tyser_undefined_instruction:	.word undefined_instruction
5184ad6884SPeter Tyser_software_interrupt:	.word software_interrupt
5284ad6884SPeter Tyser_prefetch_abort:	.word prefetch_abort
5384ad6884SPeter Tyser_data_abort:		.word data_abort
5484ad6884SPeter Tyser_not_used:		.word not_used
5584ad6884SPeter Tyser_irq:			.word irq
5684ad6884SPeter Tyser_fiq:			.word fiq
5784ad6884SPeter Tyser
5884ad6884SPeter Tyser	.balignl 16,0xdeadbeef
5984ad6884SPeter Tyser
6084ad6884SPeter Tyser
6184ad6884SPeter Tyser/*
6284ad6884SPeter Tyser *************************************************************************
6384ad6884SPeter Tyser *
6484ad6884SPeter Tyser * Startup Code (called from the ARM reset exception vector)
6584ad6884SPeter Tyser *
6684ad6884SPeter Tyser * do important init only if we don't start from memory!
6784ad6884SPeter Tyser * relocate armboot to ram
6884ad6884SPeter Tyser * setup stack
6984ad6884SPeter Tyser * jump to second stage
7084ad6884SPeter Tyser *
7184ad6884SPeter Tyser *************************************************************************
7284ad6884SPeter Tyser */
7384ad6884SPeter Tyser
74cc7cdcbdSHeiko Schocher.globl _TEXT_BASE
7584ad6884SPeter Tyser_TEXT_BASE:
7614d0a02aSWolfgang Denk	.word	CONFIG_SYS_TEXT_BASE
7784ad6884SPeter Tyser
7884ad6884SPeter Tyser/*
7984ad6884SPeter Tyser * These are defined in the board-specific linker script.
80*3336ca60SAlbert Aribaud * Subtracting _start from them lets the linker put their
81*3336ca60SAlbert Aribaud * relative position in the executable instead of leaving
82*3336ca60SAlbert Aribaud * them null.
8384ad6884SPeter Tyser */
84*3336ca60SAlbert Aribaud.globl _bss_start_ofs
85*3336ca60SAlbert Aribaud_bss_start_ofs:
86*3336ca60SAlbert Aribaud	.word __bss_start - _start
8784ad6884SPeter Tyser
88*3336ca60SAlbert Aribaud.globl _bss_end_ofs
89*3336ca60SAlbert Aribaud_bss_end_ofs:
90*3336ca60SAlbert Aribaud	.word _end - _start
9184ad6884SPeter Tyser
9284ad6884SPeter Tyser#ifdef CONFIG_USE_IRQ
9384ad6884SPeter Tyser/* IRQ stack memory (calculated at run-time) */
9484ad6884SPeter Tyser.globl IRQ_STACK_START
9584ad6884SPeter TyserIRQ_STACK_START:
9684ad6884SPeter Tyser	.word	0x0badc0de
9784ad6884SPeter Tyser
9884ad6884SPeter Tyser/* IRQ stack memory (calculated at run-time) */
9984ad6884SPeter Tyser.globl FIQ_STACK_START
10084ad6884SPeter TyserFIQ_STACK_START:
10184ad6884SPeter Tyser	.word 0x0badc0de
10284ad6884SPeter Tyser#endif
10384ad6884SPeter Tyser
104cc7cdcbdSHeiko Schocher/* IRQ stack memory (calculated at run-time) + 8 bytes */
105cc7cdcbdSHeiko Schocher.globl IRQ_STACK_START_IN
106cc7cdcbdSHeiko SchocherIRQ_STACK_START_IN:
107cc7cdcbdSHeiko Schocher	.word	0x0badc0de
10884ad6884SPeter Tyser
109cc7cdcbdSHeiko Schocher/*
110cc7cdcbdSHeiko Schocher * the actual start code
111cc7cdcbdSHeiko Schocher */
112cc7cdcbdSHeiko Schocher
113cc7cdcbdSHeiko Schocherstart_code:
114cc7cdcbdSHeiko Schocher	/*
115cc7cdcbdSHeiko Schocher	 * set the cpu to SVC32 mode
116cc7cdcbdSHeiko Schocher	 */
117cc7cdcbdSHeiko Schocher	mrs	r0, cpsr
118cc7cdcbdSHeiko Schocher	bic	r0, r0, #0x1f
119cc7cdcbdSHeiko Schocher	orr	r0, r0, #0xd3
120cc7cdcbdSHeiko Schocher	msr	cpsr, r0
121cc7cdcbdSHeiko Schocher
122cc7cdcbdSHeiko Schocher	bl	coloured_LED_init
123cc7cdcbdSHeiko Schocher	bl	red_LED_on
124cc7cdcbdSHeiko Schocher
125cc7cdcbdSHeiko Schocher#if	defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
126cc7cdcbdSHeiko Schocher	/*
127cc7cdcbdSHeiko Schocher	 * relocate exception table
128cc7cdcbdSHeiko Schocher	 */
129cc7cdcbdSHeiko Schocher	ldr	r0, =_start
130cc7cdcbdSHeiko Schocher	ldr	r1, =0x0
131cc7cdcbdSHeiko Schocher	mov	r2, #16
132cc7cdcbdSHeiko Schochercopyex:
133cc7cdcbdSHeiko Schocher	subs	r2, r2, #1
134cc7cdcbdSHeiko Schocher	ldr	r3, [r0], #4
135cc7cdcbdSHeiko Schocher	str	r3, [r1], #4
136cc7cdcbdSHeiko Schocher	bne	copyex
137cc7cdcbdSHeiko Schocher#endif
138cc7cdcbdSHeiko Schocher
139cc7cdcbdSHeiko Schocher#ifdef CONFIG_S3C24X0
140cc7cdcbdSHeiko Schocher	/* turn off the watchdog */
141cc7cdcbdSHeiko Schocher
142cc7cdcbdSHeiko Schocher# if defined(CONFIG_S3C2400)
143cc7cdcbdSHeiko Schocher#  define pWTCON	0x15300000
144cc7cdcbdSHeiko Schocher#  define INTMSK	0x14400008	/* Interupt-Controller base addresses */
145cc7cdcbdSHeiko Schocher#  define CLKDIVN	0x14800014	/* clock divisor register */
146cc7cdcbdSHeiko Schocher#else
147cc7cdcbdSHeiko Schocher#  define pWTCON	0x53000000
148cc7cdcbdSHeiko Schocher#  define INTMSK	0x4A000008	/* Interupt-Controller base addresses */
149cc7cdcbdSHeiko Schocher#  define INTSUBMSK	0x4A00001C
150cc7cdcbdSHeiko Schocher#  define CLKDIVN	0x4C000014	/* clock divisor register */
151cc7cdcbdSHeiko Schocher# endif
152cc7cdcbdSHeiko Schocher
153cc7cdcbdSHeiko Schocher	ldr	r0, =pWTCON
154cc7cdcbdSHeiko Schocher	mov	r1, #0x0
155cc7cdcbdSHeiko Schocher	str	r1, [r0]
156cc7cdcbdSHeiko Schocher
157cc7cdcbdSHeiko Schocher	/*
158cc7cdcbdSHeiko Schocher	 * mask all IRQs by setting all bits in the INTMR - default
159cc7cdcbdSHeiko Schocher	 */
160cc7cdcbdSHeiko Schocher	mov	r1, #0xffffffff
161cc7cdcbdSHeiko Schocher	ldr	r0, =INTMSK
162cc7cdcbdSHeiko Schocher	str	r1, [r0]
163cc7cdcbdSHeiko Schocher# if defined(CONFIG_S3C2410)
164cc7cdcbdSHeiko Schocher	ldr	r1, =0x3ff
165cc7cdcbdSHeiko Schocher	ldr	r0, =INTSUBMSK
166cc7cdcbdSHeiko Schocher	str	r1, [r0]
167cc7cdcbdSHeiko Schocher# endif
168cc7cdcbdSHeiko Schocher
169cc7cdcbdSHeiko Schocher	/* FCLK:HCLK:PCLK = 1:2:4 */
170cc7cdcbdSHeiko Schocher	/* default FCLK is 120 MHz ! */
171cc7cdcbdSHeiko Schocher	ldr	r0, =CLKDIVN
172cc7cdcbdSHeiko Schocher	mov	r1, #3
173cc7cdcbdSHeiko Schocher	str	r1, [r0]
174cc7cdcbdSHeiko Schocher#endif	/* CONFIG_S3C24X0 */
175cc7cdcbdSHeiko Schocher
176cc7cdcbdSHeiko Schocher	/*
177cc7cdcbdSHeiko Schocher	 * we do sys-critical inits only at reboot,
178cc7cdcbdSHeiko Schocher	 * not when booting from ram!
179cc7cdcbdSHeiko Schocher	 */
180cc7cdcbdSHeiko Schocher#ifndef CONFIG_SKIP_LOWLEVEL_INIT
181cc7cdcbdSHeiko Schocher	bl	cpu_init_crit
182cc7cdcbdSHeiko Schocher#endif
183cc7cdcbdSHeiko Schocher
184cc7cdcbdSHeiko Schocher/* Set stackpointer in internal RAM to call board_init_f */
185cc7cdcbdSHeiko Schochercall_board_init_f:
186cc7cdcbdSHeiko Schocher	ldr	sp, =(CONFIG_SYS_INIT_SP_ADDR)
187cc7cdcbdSHeiko Schocher	ldr	r0,=0x00000000
188cc7cdcbdSHeiko Schocher	bl	board_init_f
189cc7cdcbdSHeiko Schocher
190cc7cdcbdSHeiko Schocher/*------------------------------------------------------------------------------*/
191cc7cdcbdSHeiko Schocher
192cc7cdcbdSHeiko Schocher/*
193cc7cdcbdSHeiko Schocher * void relocate_code (addr_sp, gd, addr_moni)
194cc7cdcbdSHeiko Schocher *
195cc7cdcbdSHeiko Schocher * This "function" does not return, instead it continues in RAM
196cc7cdcbdSHeiko Schocher * after relocating the monitor code.
197cc7cdcbdSHeiko Schocher *
198cc7cdcbdSHeiko Schocher */
199cc7cdcbdSHeiko Schocher	.globl	relocate_code
200cc7cdcbdSHeiko Schocherrelocate_code:
201cc7cdcbdSHeiko Schocher	mov	r4, r0	/* save addr_sp */
202cc7cdcbdSHeiko Schocher	mov	r5, r1	/* save addr of gd */
203cc7cdcbdSHeiko Schocher	mov	r6, r2	/* save addr of destination */
204cc7cdcbdSHeiko Schocher	mov	r7, r2	/* save addr of destination */
205cc7cdcbdSHeiko Schocher
206cc7cdcbdSHeiko Schocher	/* Set up the stack						    */
207cc7cdcbdSHeiko Schocherstack_setup:
208cc7cdcbdSHeiko Schocher	mov	sp, r4
209cc7cdcbdSHeiko Schocher
210cc7cdcbdSHeiko Schocher	adr	r0, _start
211cc7cdcbdSHeiko Schocher	ldr	r2, _TEXT_BASE
212*3336ca60SAlbert Aribaud	ldr	r3, _bss_start_ofs
213*3336ca60SAlbert Aribaud	add	r2, r0, r3		/* r2 <- source end address	    */
214cc7cdcbdSHeiko Schocher	cmp	r0, r6
215cc7cdcbdSHeiko Schocher	beq	clear_bss
216cc7cdcbdSHeiko Schocher
217cc7cdcbdSHeiko Schochercopy_loop:
218cc7cdcbdSHeiko Schocher	ldmia	r0!, {r9-r10}		/* copy from source address [r0]    */
219cc7cdcbdSHeiko Schocher	stmia	r6!, {r9-r10}		/* copy to   target address [r1]    */
220da90d4ceSAlbert Aribaud	cmp	r0, r2			/* until source end address [r2]    */
221da90d4ceSAlbert Aribaud	blo	copy_loop
222cc7cdcbdSHeiko Schocher
223cc7cdcbdSHeiko Schocher#ifndef CONFIG_PRELOADER
224*3336ca60SAlbert Aribaud	/*
225*3336ca60SAlbert Aribaud	 * fix .rel.dyn relocations
226*3336ca60SAlbert Aribaud	 */
227*3336ca60SAlbert Aribaud	ldr	r0, _TEXT_BASE		/* r0 <- Text base */
228*3336ca60SAlbert Aribaud	sub	r9, r7, r0		/* r9 <- relocation offset */
229*3336ca60SAlbert Aribaud	ldr	r10, _dynsym_start_ofs	/* r10 <- sym table ofs */
230*3336ca60SAlbert Aribaud	add	r10, r10, r0		/* r10 <- sym table in FLASH */
231*3336ca60SAlbert Aribaud	ldr	r2, _rel_dyn_start_ofs	/* r2 <- rel dyn start ofs */
232*3336ca60SAlbert Aribaud	add	r2, r2, r0		/* r2 <- rel dyn start in FLASH */
233*3336ca60SAlbert Aribaud	ldr	r3, _rel_dyn_end_ofs	/* r3 <- rel dyn end ofs */
234*3336ca60SAlbert Aribaud	add	r3, r3, r0		/* r3 <- rel dyn end in FLASH */
235cc7cdcbdSHeiko Schocherfixloop:
236*3336ca60SAlbert Aribaud	ldr	r0, [r2]		/* r0 <- location to fix up, IN FLASH! */
237*3336ca60SAlbert Aribaud	add	r0, r0, r9		/* r0 <- location to fix up in RAM */
238*3336ca60SAlbert Aribaud	ldr	r1, [r2, #4]
239*3336ca60SAlbert Aribaud	and	r8, r1, #0xff
240*3336ca60SAlbert Aribaud	cmp	r8, #23			/* relative fixup? */
241*3336ca60SAlbert Aribaud	beq	fixrel
242*3336ca60SAlbert Aribaud	cmp	r8, #2			/* absolute fixup? */
243*3336ca60SAlbert Aribaud	beq	fixabs
244*3336ca60SAlbert Aribaud	/* ignore unknown type of fixup */
245*3336ca60SAlbert Aribaud	b	fixnext
246*3336ca60SAlbert Aribaudfixabs:
247*3336ca60SAlbert Aribaud	/* absolute fix: set location to (offset) symbol value */
248*3336ca60SAlbert Aribaud	mov	r1, r1, LSR #4		/* r1 <- symbol index in .dynsym */
249*3336ca60SAlbert Aribaud	add	r1, r10, r1		/* r1 <- address of symbol in table */
250*3336ca60SAlbert Aribaud	ldr	r1, [r1, #4]		/* r1 <- symbol value */
251*3336ca60SAlbert Aribaud	add	r1, r9			/* r1 <- relocated sym addr */
252*3336ca60SAlbert Aribaud	b	fixnext
253*3336ca60SAlbert Aribaudfixrel:
254*3336ca60SAlbert Aribaud	/* relative fix: increase location by offset */
255*3336ca60SAlbert Aribaud	ldr	r1, [r0]
256*3336ca60SAlbert Aribaud	add	r1, r1, r9
257*3336ca60SAlbert Aribaudfixnext:
258*3336ca60SAlbert Aribaud	str	r1, [r0]
259*3336ca60SAlbert Aribaud	add	r2, r2, #8		/* each rel.dyn entry is 8 bytes */
260cc7cdcbdSHeiko Schocher	cmp	r2, r3
26179e63139SWolfgang Denk	blo	fixloop
262cc7cdcbdSHeiko Schocher#endif
263cc7cdcbdSHeiko Schocher
264cc7cdcbdSHeiko Schocherclear_bss:
265cc7cdcbdSHeiko Schocher#ifndef CONFIG_PRELOADER
266*3336ca60SAlbert Aribaud	ldr	r0, _bss_start_ofs
267*3336ca60SAlbert Aribaud	ldr	r1, _bss_end_ofs
268cc7cdcbdSHeiko Schocher	ldr	r3, _TEXT_BASE		/* Text base */
269cc7cdcbdSHeiko Schocher	mov	r4, r7			/* reloc addr */
270cc7cdcbdSHeiko Schocher	add	r0, r0, r4
271cc7cdcbdSHeiko Schocher	add	r1, r1, r4
272cc7cdcbdSHeiko Schocher	mov	r2, #0x00000000		/* clear			    */
273cc7cdcbdSHeiko Schocher
274cc7cdcbdSHeiko Schocherclbss_l:str	r2, [r0]		/* clear loop...		    */
275cc7cdcbdSHeiko Schocher	add	r0, r0, #4
276cc7cdcbdSHeiko Schocher	cmp	r0, r1
277cc7cdcbdSHeiko Schocher	bne	clbss_l
278cc7cdcbdSHeiko Schocher
279cc7cdcbdSHeiko Schocher	bl coloured_LED_init
280cc7cdcbdSHeiko Schocher	bl red_LED_on
281cc7cdcbdSHeiko Schocher#endif
282cc7cdcbdSHeiko Schocher
283cc7cdcbdSHeiko Schocher/*
284cc7cdcbdSHeiko Schocher * We are done. Do not return, instead branch to second part of board
285cc7cdcbdSHeiko Schocher * initialization, now running from RAM.
286cc7cdcbdSHeiko Schocher */
287cc7cdcbdSHeiko Schocher#ifdef CONFIG_NAND_SPL
288*3336ca60SAlbert Aribaud	ldr     r0, _nand_boot_ofs
289*3336ca60SAlbert Aribaud	mov	pc, r0
290cc7cdcbdSHeiko Schocher
291*3336ca60SAlbert Aribaud_nand_boot_ofs:
292*3336ca60SAlbert Aribaud	.word nand_boot
293cc7cdcbdSHeiko Schocher#else
294*3336ca60SAlbert Aribaud	ldr	r0, _board_init_r_ofs
295*3336ca60SAlbert Aribaud	adr	r1, _start
296*3336ca60SAlbert Aribaud	add	lr, r0, r1
297*3336ca60SAlbert Aribaud	add	lr, lr, r9
298cc7cdcbdSHeiko Schocher	/* setup parameters for board_init_r */
299cc7cdcbdSHeiko Schocher	mov	r0, r5		/* gd_t */
300cc7cdcbdSHeiko Schocher	mov	r1, r7		/* dest_addr */
301cc7cdcbdSHeiko Schocher	/* jump to it ... */
302cc7cdcbdSHeiko Schocher	mov	pc, lr
303cc7cdcbdSHeiko Schocher
304*3336ca60SAlbert Aribaud_board_init_r_ofs:
305*3336ca60SAlbert Aribaud	.word board_init_r - _start
306cc7cdcbdSHeiko Schocher#endif
307cc7cdcbdSHeiko Schocher
308*3336ca60SAlbert Aribaud_rel_dyn_start_ofs:
309*3336ca60SAlbert Aribaud	.word __rel_dyn_start - _start
310*3336ca60SAlbert Aribaud_rel_dyn_end_ofs:
311*3336ca60SAlbert Aribaud	.word __rel_dyn_end - _start
312*3336ca60SAlbert Aribaud_dynsym_start_ofs:
313*3336ca60SAlbert Aribaud	.word __dynsym_start - _start
314*3336ca60SAlbert Aribaud
31584ad6884SPeter Tyser/*
31684ad6884SPeter Tyser *************************************************************************
31784ad6884SPeter Tyser *
31884ad6884SPeter Tyser * CPU_init_critical registers
31984ad6884SPeter Tyser *
32084ad6884SPeter Tyser * setup important registers
32184ad6884SPeter Tyser * setup memory timing
32284ad6884SPeter Tyser *
32384ad6884SPeter Tyser *************************************************************************
32484ad6884SPeter Tyser */
32584ad6884SPeter Tyser
32684ad6884SPeter Tyser
32784ad6884SPeter Tyser#ifndef CONFIG_SKIP_LOWLEVEL_INIT
32884ad6884SPeter Tysercpu_init_crit:
32984ad6884SPeter Tyser	/*
33084ad6884SPeter Tyser	 * flush v4 I/D caches
33184ad6884SPeter Tyser	 */
33284ad6884SPeter Tyser	mov	r0, #0
33384ad6884SPeter Tyser	mcr	p15, 0, r0, c7, c7, 0	/* flush v3/v4 cache */
33484ad6884SPeter Tyser	mcr	p15, 0, r0, c8, c7, 0	/* flush v4 TLB */
33584ad6884SPeter Tyser
33684ad6884SPeter Tyser	/*
33784ad6884SPeter Tyser	 * disable MMU stuff and caches
33884ad6884SPeter Tyser	 */
33984ad6884SPeter Tyser	mrc	p15, 0, r0, c1, c0, 0
34084ad6884SPeter Tyser	bic	r0, r0, #0x00002300	@ clear bits 13, 9:8 (--V- --RS)
34184ad6884SPeter Tyser	bic	r0, r0, #0x00000087	@ clear bits 7, 2:0 (B--- -CAM)
34284ad6884SPeter Tyser	orr	r0, r0, #0x00000002	@ set bit 2 (A) Align
34384ad6884SPeter Tyser	orr	r0, r0, #0x00001000	@ set bit 12 (I) I-Cache
34484ad6884SPeter Tyser	mcr	p15, 0, r0, c1, c0, 0
34584ad6884SPeter Tyser
34684ad6884SPeter Tyser	/*
34784ad6884SPeter Tyser	 * before relocating, we have to setup RAM timing
34884ad6884SPeter Tyser	 * because memory timing is board-dependend, you will
34984ad6884SPeter Tyser	 * find a lowlevel_init.S in your board directory.
35084ad6884SPeter Tyser	 */
35184ad6884SPeter Tyser	mov	ip, lr
35284ad6884SPeter Tyser
35384ad6884SPeter Tyser	bl	lowlevel_init
35484ad6884SPeter Tyser
35584ad6884SPeter Tyser	mov	lr, ip
35684ad6884SPeter Tyser	mov	pc, lr
35784ad6884SPeter Tyser#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
35884ad6884SPeter Tyser
35984ad6884SPeter Tyser/*
36084ad6884SPeter Tyser *************************************************************************
36184ad6884SPeter Tyser *
36284ad6884SPeter Tyser * Interrupt handling
36384ad6884SPeter Tyser *
36484ad6884SPeter Tyser *************************************************************************
36584ad6884SPeter Tyser */
36684ad6884SPeter Tyser
36784ad6884SPeter Tyser@
36884ad6884SPeter Tyser@ IRQ stack frame.
36984ad6884SPeter Tyser@
37084ad6884SPeter Tyser#define S_FRAME_SIZE	72
37184ad6884SPeter Tyser
37284ad6884SPeter Tyser#define S_OLD_R0	68
37384ad6884SPeter Tyser#define S_PSR		64
37484ad6884SPeter Tyser#define S_PC		60
37584ad6884SPeter Tyser#define S_LR		56
37684ad6884SPeter Tyser#define S_SP		52
37784ad6884SPeter Tyser
37884ad6884SPeter Tyser#define S_IP		48
37984ad6884SPeter Tyser#define S_FP		44
38084ad6884SPeter Tyser#define S_R10		40
38184ad6884SPeter Tyser#define S_R9		36
38284ad6884SPeter Tyser#define S_R8		32
38384ad6884SPeter Tyser#define S_R7		28
38484ad6884SPeter Tyser#define S_R6		24
38584ad6884SPeter Tyser#define S_R5		20
38684ad6884SPeter Tyser#define S_R4		16
38784ad6884SPeter Tyser#define S_R3		12
38884ad6884SPeter Tyser#define S_R2		8
38984ad6884SPeter Tyser#define S_R1		4
39084ad6884SPeter Tyser#define S_R0		0
39184ad6884SPeter Tyser
39284ad6884SPeter Tyser#define MODE_SVC	0x13
39384ad6884SPeter Tyser#define I_BIT		0x80
39484ad6884SPeter Tyser
39584ad6884SPeter Tyser/*
39684ad6884SPeter Tyser * use bad_save_user_regs for abort/prefetch/undef/swi ...
39784ad6884SPeter Tyser * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
39884ad6884SPeter Tyser */
39984ad6884SPeter Tyser
40084ad6884SPeter Tyser	.macro	bad_save_user_regs
40184ad6884SPeter Tyser	sub	sp, sp, #S_FRAME_SIZE
40284ad6884SPeter Tyser	stmia	sp, {r0 - r12}			@ Calling r0-r12
403cc7cdcbdSHeiko Schocher	ldr	r2, IRQ_STACK_START_IN
40484ad6884SPeter Tyser	ldmia	r2, {r2 - r3}			@ get pc, cpsr
40584ad6884SPeter Tyser	add	r0, sp, #S_FRAME_SIZE		@ restore sp_SVC
40684ad6884SPeter Tyser
40784ad6884SPeter Tyser	add	r5, sp, #S_SP
40884ad6884SPeter Tyser	mov	r1, lr
40984ad6884SPeter Tyser	stmia	r5, {r0 - r3}			@ save sp_SVC, lr_SVC, pc, cpsr
41084ad6884SPeter Tyser	mov	r0, sp
41184ad6884SPeter Tyser	.endm
41284ad6884SPeter Tyser
41384ad6884SPeter Tyser	.macro	irq_save_user_regs
41484ad6884SPeter Tyser	sub	sp, sp, #S_FRAME_SIZE
41584ad6884SPeter Tyser	stmia	sp, {r0 - r12}			@ Calling r0-r12
41684ad6884SPeter Tyser	add	r7, sp, #S_PC
41784ad6884SPeter Tyser	stmdb	r7, {sp, lr}^			@ Calling SP, LR
41884ad6884SPeter Tyser	str	lr, [r7, #0]			@ Save calling PC
41984ad6884SPeter Tyser	mrs	r6, spsr
42084ad6884SPeter Tyser	str	r6, [r7, #4]			@ Save CPSR
42184ad6884SPeter Tyser	str	r0, [r7, #8]			@ Save OLD_R0
42284ad6884SPeter Tyser	mov	r0, sp
42384ad6884SPeter Tyser	.endm
42484ad6884SPeter Tyser
42584ad6884SPeter Tyser	.macro	irq_restore_user_regs
42684ad6884SPeter Tyser	ldmia	sp, {r0 - lr}^			@ Calling r0 - lr
42784ad6884SPeter Tyser	mov	r0, r0
42884ad6884SPeter Tyser	ldr	lr, [sp, #S_PC]			@ Get PC
42984ad6884SPeter Tyser	add	sp, sp, #S_FRAME_SIZE
43084ad6884SPeter Tyser	/* return & move spsr_svc into cpsr */
43184ad6884SPeter Tyser	subs	pc, lr, #4
43284ad6884SPeter Tyser	.endm
43384ad6884SPeter Tyser
43484ad6884SPeter Tyser	.macro get_bad_stack
435cc7cdcbdSHeiko Schocher	ldr	r13, IRQ_STACK_START_IN		@ setup our mode stack
43684ad6884SPeter Tyser
43784ad6884SPeter Tyser	str	lr, [r13]			@ save caller lr / spsr
43884ad6884SPeter Tyser	mrs	lr, spsr
43984ad6884SPeter Tyser	str	lr, [r13, #4]
44084ad6884SPeter Tyser
44184ad6884SPeter Tyser	mov	r13, #MODE_SVC			@ prepare SVC-Mode
44284ad6884SPeter Tyser	@ msr	spsr_c, r13
44384ad6884SPeter Tyser	msr	spsr, r13
44484ad6884SPeter Tyser	mov	lr, pc
44584ad6884SPeter Tyser	movs	pc, lr
44684ad6884SPeter Tyser	.endm
44784ad6884SPeter Tyser
44884ad6884SPeter Tyser	.macro get_irq_stack			@ setup IRQ stack
44984ad6884SPeter Tyser	ldr	sp, IRQ_STACK_START
45084ad6884SPeter Tyser	.endm
45184ad6884SPeter Tyser
45284ad6884SPeter Tyser	.macro get_fiq_stack			@ setup FIQ stack
45384ad6884SPeter Tyser	ldr	sp, FIQ_STACK_START
45484ad6884SPeter Tyser	.endm
45584ad6884SPeter Tyser
45684ad6884SPeter Tyser/*
45784ad6884SPeter Tyser * exception handlers
45884ad6884SPeter Tyser */
45984ad6884SPeter Tyser	.align  5
46084ad6884SPeter Tyserundefined_instruction:
46184ad6884SPeter Tyser	get_bad_stack
46284ad6884SPeter Tyser	bad_save_user_regs
46384ad6884SPeter Tyser	bl	do_undefined_instruction
46484ad6884SPeter Tyser
46584ad6884SPeter Tyser	.align	5
46684ad6884SPeter Tysersoftware_interrupt:
46784ad6884SPeter Tyser	get_bad_stack
46884ad6884SPeter Tyser	bad_save_user_regs
46984ad6884SPeter Tyser	bl	do_software_interrupt
47084ad6884SPeter Tyser
47184ad6884SPeter Tyser	.align	5
47284ad6884SPeter Tyserprefetch_abort:
47384ad6884SPeter Tyser	get_bad_stack
47484ad6884SPeter Tyser	bad_save_user_regs
47584ad6884SPeter Tyser	bl	do_prefetch_abort
47684ad6884SPeter Tyser
47784ad6884SPeter Tyser	.align	5
47884ad6884SPeter Tyserdata_abort:
47984ad6884SPeter Tyser	get_bad_stack
48084ad6884SPeter Tyser	bad_save_user_regs
48184ad6884SPeter Tyser	bl	do_data_abort
48284ad6884SPeter Tyser
48384ad6884SPeter Tyser	.align	5
48484ad6884SPeter Tysernot_used:
48584ad6884SPeter Tyser	get_bad_stack
48684ad6884SPeter Tyser	bad_save_user_regs
48784ad6884SPeter Tyser	bl	do_not_used
48884ad6884SPeter Tyser
48984ad6884SPeter Tyser#ifdef CONFIG_USE_IRQ
49084ad6884SPeter Tyser
49184ad6884SPeter Tyser	.align	5
49284ad6884SPeter Tyserirq:
49384ad6884SPeter Tyser	get_irq_stack
49484ad6884SPeter Tyser	irq_save_user_regs
49584ad6884SPeter Tyser	bl	do_irq
49684ad6884SPeter Tyser	irq_restore_user_regs
49784ad6884SPeter Tyser
49884ad6884SPeter Tyser	.align	5
49984ad6884SPeter Tyserfiq:
50084ad6884SPeter Tyser	get_fiq_stack
50184ad6884SPeter Tyser	/* someone ought to write a more effiction fiq_save_user_regs */
50284ad6884SPeter Tyser	irq_save_user_regs
50384ad6884SPeter Tyser	bl	do_fiq
50484ad6884SPeter Tyser	irq_restore_user_regs
50584ad6884SPeter Tyser
50684ad6884SPeter Tyser#else
50784ad6884SPeter Tyser
50884ad6884SPeter Tyser	.align	5
50984ad6884SPeter Tyserirq:
51084ad6884SPeter Tyser	get_bad_stack
51184ad6884SPeter Tyser	bad_save_user_regs
51284ad6884SPeter Tyser	bl	do_irq
51384ad6884SPeter Tyser
51484ad6884SPeter Tyser	.align	5
51584ad6884SPeter Tyserfiq:
51684ad6884SPeter Tyser	get_bad_stack
51784ad6884SPeter Tyser	bad_save_user_regs
51884ad6884SPeter Tyser	bl	do_fiq
51984ad6884SPeter Tyser
52084ad6884SPeter Tyser#endif
521