xref: /rk3399_rockchip-uboot/arch/arm/cpu/arm720t/start.S (revision fa82f871c8dbc9a15e8dc274b3f99dd5fa0da458)
184ad6884SPeter Tyser/*
284ad6884SPeter Tyser *  armboot - Startup Code for ARM720 CPU-core
384ad6884SPeter Tyser *
4*fa82f871SAlbert ARIBAUD *  Copyright (c) 2001	Marius Gröger <mag@sysgo.de>
5*fa82f871SAlbert ARIBAUD *  Copyright (c) 2002	Alex Züpke <azu@sysgo.de>
684ad6884SPeter Tyser *
784ad6884SPeter Tyser * See file CREDITS for list of people who contributed to this
884ad6884SPeter Tyser * project.
984ad6884SPeter Tyser *
1084ad6884SPeter Tyser * This program is free software; you can redistribute it and/or
1184ad6884SPeter Tyser * modify it under the terms of the GNU General Public License as
1284ad6884SPeter Tyser * published by the Free Software Foundation; either version 2 of
1384ad6884SPeter Tyser * the License, or (at your option) any later version.
1484ad6884SPeter Tyser *
1584ad6884SPeter Tyser * This program is distributed in the hope that it will be useful,
1684ad6884SPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of
1784ad6884SPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1884ad6884SPeter Tyser * GNU General Public License for more details.
1984ad6884SPeter Tyser *
2084ad6884SPeter Tyser * You should have received a copy of the GNU General Public License
2184ad6884SPeter Tyser * along with this program; if not, write to the Free Software
2284ad6884SPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2384ad6884SPeter Tyser * MA 02111-1307 USA
2484ad6884SPeter Tyser */
2584ad6884SPeter Tyser
2625ddd1fbSWolfgang Denk#include <asm-offsets.h>
2784ad6884SPeter Tyser#include <config.h>
2884ad6884SPeter Tyser#include <version.h>
2984ad6884SPeter Tyser#include <asm/hardware.h>
3084ad6884SPeter Tyser
3184ad6884SPeter Tyser/*
3284ad6884SPeter Tyser *************************************************************************
3384ad6884SPeter Tyser *
3484ad6884SPeter Tyser * Jump vector table as in table 3.1 in [1]
3584ad6884SPeter Tyser *
3684ad6884SPeter Tyser *************************************************************************
3784ad6884SPeter Tyser */
3884ad6884SPeter Tyser
3984ad6884SPeter Tyser
4084ad6884SPeter Tyser.globl _start
4184ad6884SPeter Tyser_start: b	reset
4284ad6884SPeter Tyser	ldr	pc, _undefined_instruction
4384ad6884SPeter Tyser	ldr	pc, _software_interrupt
4484ad6884SPeter Tyser	ldr	pc, _prefetch_abort
4584ad6884SPeter Tyser	ldr	pc, _data_abort
4684ad6884SPeter Tyser#ifdef CONFIG_LPC2292
4784ad6884SPeter Tyser	.word	0xB4405F76 /* 2's complement of the checksum of the vectors */
4884ad6884SPeter Tyser#else
4984ad6884SPeter Tyser	ldr	pc, _not_used
5084ad6884SPeter Tyser#endif
5184ad6884SPeter Tyser	ldr	pc, _irq
5284ad6884SPeter Tyser	ldr	pc, _fiq
5384ad6884SPeter Tyser
5484ad6884SPeter Tyser_undefined_instruction: .word undefined_instruction
5584ad6884SPeter Tyser_software_interrupt:	.word software_interrupt
5684ad6884SPeter Tyser_prefetch_abort:	.word prefetch_abort
5784ad6884SPeter Tyser_data_abort:		.word data_abort
5884ad6884SPeter Tyser_not_used:		.word not_used
5984ad6884SPeter Tyser_irq:			.word irq
6084ad6884SPeter Tyser_fiq:			.word fiq
6184ad6884SPeter Tyser
6284ad6884SPeter Tyser	.balignl 16,0xdeadbeef
6384ad6884SPeter Tyser
6484ad6884SPeter Tyser
6584ad6884SPeter Tyser/*
6684ad6884SPeter Tyser *************************************************************************
6784ad6884SPeter Tyser *
6884ad6884SPeter Tyser * Startup Code (reset vector)
6984ad6884SPeter Tyser *
7084ad6884SPeter Tyser * do important init only if we don't start from RAM!
7184ad6884SPeter Tyser * relocate armboot to ram
7284ad6884SPeter Tyser * setup stack
7384ad6884SPeter Tyser * jump to second stage
7484ad6884SPeter Tyser *
7584ad6884SPeter Tyser *************************************************************************
7684ad6884SPeter Tyser */
7784ad6884SPeter Tyser
78abef7b85SHeiko Schocher.globl _TEXT_BASE
7984ad6884SPeter Tyser_TEXT_BASE:
8014d0a02aSWolfgang Denk	.word	CONFIG_SYS_TEXT_BASE
8184ad6884SPeter Tyser
8284ad6884SPeter Tyser/*
8384ad6884SPeter Tyser * These are defined in the board-specific linker script.
843336ca60SAlbert Aribaud * Subtracting _start from them lets the linker put their
853336ca60SAlbert Aribaud * relative position in the executable instead of leaving
863336ca60SAlbert Aribaud * them null.
8784ad6884SPeter Tyser */
883336ca60SAlbert Aribaud.globl _bss_start_ofs
893336ca60SAlbert Aribaud_bss_start_ofs:
903336ca60SAlbert Aribaud	.word __bss_start - _start
9184ad6884SPeter Tyser
923336ca60SAlbert Aribaud.globl _bss_end_ofs
933336ca60SAlbert Aribaud_bss_end_ofs:
9444c6e659SPo-Yu Chuang	.word __bss_end__ - _start
9584ad6884SPeter Tyser
96f326cbbaSPo-Yu Chuang.globl _end_ofs
97f326cbbaSPo-Yu Chuang_end_ofs:
98f326cbbaSPo-Yu Chuang	.word _end - _start
99f326cbbaSPo-Yu Chuang
10084ad6884SPeter Tyser#ifdef CONFIG_USE_IRQ
10184ad6884SPeter Tyser/* IRQ stack memory (calculated at run-time) */
10284ad6884SPeter Tyser.globl IRQ_STACK_START
10384ad6884SPeter TyserIRQ_STACK_START:
10484ad6884SPeter Tyser	.word	0x0badc0de
10584ad6884SPeter Tyser
10684ad6884SPeter Tyser/* IRQ stack memory (calculated at run-time) */
10784ad6884SPeter Tyser.globl FIQ_STACK_START
10884ad6884SPeter TyserFIQ_STACK_START:
10984ad6884SPeter Tyser	.word 0x0badc0de
11084ad6884SPeter Tyser#endif
11184ad6884SPeter Tyser
112abef7b85SHeiko Schocher/* IRQ stack memory (calculated at run-time) + 8 bytes */
113abef7b85SHeiko Schocher.globl IRQ_STACK_START_IN
114abef7b85SHeiko SchocherIRQ_STACK_START_IN:
115abef7b85SHeiko Schocher	.word	0x0badc0de
116abef7b85SHeiko Schocher
117abef7b85SHeiko Schocher/*
118abef7b85SHeiko Schocher * the actual reset code
119abef7b85SHeiko Schocher */
120abef7b85SHeiko Schocher
121abef7b85SHeiko Schocherreset:
122abef7b85SHeiko Schocher	/*
123abef7b85SHeiko Schocher	 * set the cpu to SVC32 mode
124abef7b85SHeiko Schocher	 */
125abef7b85SHeiko Schocher	mrs	r0,cpsr
126abef7b85SHeiko Schocher	bic	r0,r0,#0x1f
127abef7b85SHeiko Schocher	orr	r0,r0,#0xd3
128abef7b85SHeiko Schocher	msr	cpsr,r0
129abef7b85SHeiko Schocher
130abef7b85SHeiko Schocher	/*
131abef7b85SHeiko Schocher	 * we do sys-critical inits only at reboot,
132abef7b85SHeiko Schocher	 * not when booting from ram!
133abef7b85SHeiko Schocher	 */
134abef7b85SHeiko Schocher#ifndef CONFIG_SKIP_LOWLEVEL_INIT
135abef7b85SHeiko Schocher	bl	cpu_init_crit
136abef7b85SHeiko Schocher#endif
137abef7b85SHeiko Schocher
138abef7b85SHeiko Schocher#ifdef CONFIG_LPC2292
139abef7b85SHeiko Schocher	bl	lowlevel_init
140abef7b85SHeiko Schocher#endif
141abef7b85SHeiko Schocher
142abef7b85SHeiko Schocher/* Set stackpointer in internal RAM to call board_init_f */
143abef7b85SHeiko Schochercall_board_init_f:
144abef7b85SHeiko Schocher	ldr	sp, =(CONFIG_SYS_INIT_SP_ADDR)
145296cae73SHeiko Schocher	bic	sp, sp, #7 /* 8-byte alignment for ABI compliance */
146abef7b85SHeiko Schocher	ldr	r0,=0x00000000
147abef7b85SHeiko Schocher	bl	board_init_f
148abef7b85SHeiko Schocher
149abef7b85SHeiko Schocher/*------------------------------------------------------------------------------*/
150abef7b85SHeiko Schocher
151abef7b85SHeiko Schocher/*
152abef7b85SHeiko Schocher * void relocate_code (addr_sp, gd, addr_moni)
153abef7b85SHeiko Schocher *
154abef7b85SHeiko Schocher * This "function" does not return, instead it continues in RAM
155abef7b85SHeiko Schocher * after relocating the monitor code.
156abef7b85SHeiko Schocher *
157abef7b85SHeiko Schocher */
158abef7b85SHeiko Schocher	.globl	relocate_code
159abef7b85SHeiko Schocherrelocate_code:
160abef7b85SHeiko Schocher	mov	r4, r0	/* save addr_sp */
161abef7b85SHeiko Schocher	mov	r5, r1	/* save addr of gd */
162abef7b85SHeiko Schocher	mov	r6, r2	/* save addr of destination */
163abef7b85SHeiko Schocher
164abef7b85SHeiko Schocher	/* Set up the stack						    */
165abef7b85SHeiko Schocherstack_setup:
166abef7b85SHeiko Schocher	mov	sp, r4
167abef7b85SHeiko Schocher
168abef7b85SHeiko Schocher	adr	r0, _start
169a1a47d3cSAndreas Bießmann	cmp	r0, r6
170a1a47d3cSAndreas Bießmann	beq	clear_bss		/* skip relocation */
171a78fb68fSAndreas Bießmann	mov	r1, r6			/* r1 <- scratch for copy_loop */
1723336ca60SAlbert Aribaud	ldr	r3, _bss_start_ofs
1733336ca60SAlbert Aribaud	add	r2, r0, r3		/* r2 <- source end address	    */
174abef7b85SHeiko Schocher
175abef7b85SHeiko Schochercopy_loop:
176abef7b85SHeiko Schocher	ldmia	r0!, {r9-r10}		/* copy from source address [r0]    */
177a78fb68fSAndreas Bießmann	stmia	r1!, {r9-r10}		/* copy to   target address [r1]    */
178da90d4ceSAlbert Aribaud	cmp	r0, r2			/* until source end address [r2]    */
179da90d4ceSAlbert Aribaud	blo	copy_loop
180abef7b85SHeiko Schocher
181401bb30bSAneesh V#ifndef CONFIG_SPL_BUILD
1823336ca60SAlbert Aribaud	/*
1833336ca60SAlbert Aribaud	 * fix .rel.dyn relocations
1843336ca60SAlbert Aribaud	 */
1853336ca60SAlbert Aribaud	ldr	r0, _TEXT_BASE		/* r0 <- Text base */
186a78fb68fSAndreas Bießmann	sub	r9, r6, r0		/* r9 <- relocation offset */
1873336ca60SAlbert Aribaud	ldr	r10, _dynsym_start_ofs	/* r10 <- sym table ofs */
1883336ca60SAlbert Aribaud	add	r10, r10, r0		/* r10 <- sym table in FLASH */
1893336ca60SAlbert Aribaud	ldr	r2, _rel_dyn_start_ofs	/* r2 <- rel dyn start ofs */
1903336ca60SAlbert Aribaud	add	r2, r2, r0		/* r2 <- rel dyn start in FLASH */
1913336ca60SAlbert Aribaud	ldr	r3, _rel_dyn_end_ofs	/* r3 <- rel dyn end ofs */
1923336ca60SAlbert Aribaud	add	r3, r3, r0		/* r3 <- rel dyn end in FLASH */
193abef7b85SHeiko Schocherfixloop:
1943336ca60SAlbert Aribaud	ldr	r0, [r2]		/* r0 <- location to fix up, IN FLASH! */
1953336ca60SAlbert Aribaud	add	r0, r0, r9		/* r0 <- location to fix up in RAM */
1963336ca60SAlbert Aribaud	ldr	r1, [r2, #4]
1971f52d89fSAndreas Bießmann	and	r7, r1, #0xff
1981f52d89fSAndreas Bießmann	cmp	r7, #23			/* relative fixup? */
1993336ca60SAlbert Aribaud	beq	fixrel
2001f52d89fSAndreas Bießmann	cmp	r7, #2			/* absolute fixup? */
2013336ca60SAlbert Aribaud	beq	fixabs
2023336ca60SAlbert Aribaud	/* ignore unknown type of fixup */
2033336ca60SAlbert Aribaud	b	fixnext
2043336ca60SAlbert Aribaudfixabs:
2053336ca60SAlbert Aribaud	/* absolute fix: set location to (offset) symbol value */
2063336ca60SAlbert Aribaud	mov	r1, r1, LSR #4		/* r1 <- symbol index in .dynsym */
2073336ca60SAlbert Aribaud	add	r1, r10, r1		/* r1 <- address of symbol in table */
2083336ca60SAlbert Aribaud	ldr	r1, [r1, #4]		/* r1 <- symbol value */
2093600945bSWolfgang Denk	add	r1, r1, r9		/* r1 <- relocated sym addr */
2103336ca60SAlbert Aribaud	b	fixnext
2113336ca60SAlbert Aribaudfixrel:
2123336ca60SAlbert Aribaud	/* relative fix: increase location by offset */
2133336ca60SAlbert Aribaud	ldr	r1, [r0]
2143336ca60SAlbert Aribaud	add	r1, r1, r9
2153336ca60SAlbert Aribaudfixnext:
2163336ca60SAlbert Aribaud	str	r1, [r0]
2173336ca60SAlbert Aribaud	add	r2, r2, #8		/* each rel.dyn entry is 8 bytes */
218abef7b85SHeiko Schocher	cmp	r2, r3
21979e63139SWolfgang Denk	blo	fixloop
220abef7b85SHeiko Schocher#endif
221abef7b85SHeiko Schocher
222abef7b85SHeiko Schocherclear_bss:
223401bb30bSAneesh V#ifndef CONFIG_SPL_BUILD
2243336ca60SAlbert Aribaud	ldr	r0, _bss_start_ofs
2253336ca60SAlbert Aribaud	ldr	r1, _bss_end_ofs
226a78fb68fSAndreas Bießmann	mov	r4, r6			/* reloc addr */
227abef7b85SHeiko Schocher	add	r0, r0, r4
228abef7b85SHeiko Schocher	add	r1, r1, r4
229abef7b85SHeiko Schocher	mov	r2, #0x00000000		/* clear			    */
230abef7b85SHeiko Schocher
231abef7b85SHeiko Schocherclbss_l:str	r2, [r0]		/* clear loop...		    */
232abef7b85SHeiko Schocher	add	r0, r0, #4
233abef7b85SHeiko Schocher	cmp	r0, r1
234abef7b85SHeiko Schocher	bne	clbss_l
235abef7b85SHeiko Schocher
236abef7b85SHeiko Schocher	bl coloured_LED_init
237abef7b85SHeiko Schocher	bl red_LED_on
238abef7b85SHeiko Schocher#endif
239abef7b85SHeiko Schocher
240abef7b85SHeiko Schocher/*
241abef7b85SHeiko Schocher * We are done. Do not return, instead branch to second part of board
242abef7b85SHeiko Schocher * initialization, now running from RAM.
243abef7b85SHeiko Schocher */
2443336ca60SAlbert Aribaud	ldr	r0, _board_init_r_ofs
2453336ca60SAlbert Aribaud	adr	r1, _start
2463336ca60SAlbert Aribaud	add	lr, r0, r1
2473336ca60SAlbert Aribaud	add	lr, lr, r9
248abef7b85SHeiko Schocher	/* setup parameters for board_init_r */
249abef7b85SHeiko Schocher	mov	r0, r5		/* gd_t */
250a78fb68fSAndreas Bießmann	mov	r1, r6		/* dest_addr */
251abef7b85SHeiko Schocher	/* jump to it ... */
252abef7b85SHeiko Schocher	mov	pc, lr
253abef7b85SHeiko Schocher
2543336ca60SAlbert Aribaud_board_init_r_ofs:
2553336ca60SAlbert Aribaud	.word board_init_r - _start
2563336ca60SAlbert Aribaud
2573336ca60SAlbert Aribaud_rel_dyn_start_ofs:
2583336ca60SAlbert Aribaud	.word __rel_dyn_start - _start
2593336ca60SAlbert Aribaud_rel_dyn_end_ofs:
2603336ca60SAlbert Aribaud	.word __rel_dyn_end - _start
2613336ca60SAlbert Aribaud_dynsym_start_ofs:
2623336ca60SAlbert Aribaud	.word __dynsym_start - _start
263abef7b85SHeiko Schocher
26484ad6884SPeter Tyser/*
26584ad6884SPeter Tyser *************************************************************************
26684ad6884SPeter Tyser *
26784ad6884SPeter Tyser * CPU_init_critical registers
26884ad6884SPeter Tyser *
26984ad6884SPeter Tyser * setup important registers
27084ad6884SPeter Tyser * setup memory timing
27184ad6884SPeter Tyser *
27284ad6884SPeter Tyser *************************************************************************
27384ad6884SPeter Tyser */
27484ad6884SPeter Tyser
27584ad6884SPeter Tyser#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
27684ad6884SPeter Tyser
27716263087SMike Williams/* Interrupt-Controller base addresses */
27884ad6884SPeter TyserINTMR1:		.word	0x80000280 @ 32 bit size
27984ad6884SPeter TyserINTMR2:		.word	0x80001280 @ 16 bit size
28084ad6884SPeter TyserINTMR3:		.word	0x80002280 @  8 bit size
28184ad6884SPeter Tyser
28284ad6884SPeter Tyser/* SYSCONs */
28384ad6884SPeter TyserSYSCON1:	.word	0x80000100
28484ad6884SPeter TyserSYSCON2:	.word	0x80001100
28584ad6884SPeter TyserSYSCON3:	.word	0x80002200
28684ad6884SPeter Tyser
28784ad6884SPeter Tyser#define CLKCTL	       0x6  /* mask */
28884ad6884SPeter Tyser#define CLKCTL_18      0x0  /* 18.432 MHz */
28984ad6884SPeter Tyser#define CLKCTL_36      0x2  /* 36.864 MHz */
29084ad6884SPeter Tyser#define CLKCTL_49      0x4  /* 49.152 MHz */
29184ad6884SPeter Tyser#define CLKCTL_73      0x6  /* 73.728 MHz */
29284ad6884SPeter Tyser
29384ad6884SPeter Tyser#elif defined(CONFIG_LPC2292)
29484ad6884SPeter TyserPLLCFG_ADR:	.word	PLLCFG
29584ad6884SPeter TyserPLLFEED_ADR:	.word	PLLFEED
29684ad6884SPeter TyserPLLCON_ADR:	.word	PLLCON
29784ad6884SPeter TyserPLLSTAT_ADR:	.word	PLLSTAT
29884ad6884SPeter TyserVPBDIV_ADR:	.word	VPBDIV
29984ad6884SPeter TyserMEMMAP_ADR:	.word	MEMMAP
30084ad6884SPeter Tyser
30184ad6884SPeter Tyser#endif
30284ad6884SPeter Tyser
30384ad6884SPeter Tysercpu_init_crit:
30484ad6884SPeter Tyser#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
30584ad6884SPeter Tyser
30684ad6884SPeter Tyser	/*
30784ad6884SPeter Tyser	 * mask all IRQs by clearing all bits in the INTMRs
30884ad6884SPeter Tyser	 */
30984ad6884SPeter Tyser	mov	r1, #0x00
31084ad6884SPeter Tyser	ldr	r0, INTMR1
31184ad6884SPeter Tyser	str	r1, [r0]
31284ad6884SPeter Tyser	ldr	r0, INTMR2
31384ad6884SPeter Tyser	str	r1, [r0]
31484ad6884SPeter Tyser	ldr	r0, INTMR3
31584ad6884SPeter Tyser	str	r1, [r0]
31684ad6884SPeter Tyser
31784ad6884SPeter Tyser	/*
31884ad6884SPeter Tyser	 * flush v4 I/D caches
31984ad6884SPeter Tyser	 */
32084ad6884SPeter Tyser	mov	r0, #0
32184ad6884SPeter Tyser	mcr	p15, 0, r0, c7, c7, 0	/* flush v3/v4 cache */
32284ad6884SPeter Tyser	mcr	p15, 0, r0, c8, c7, 0	/* flush v4 TLB */
32384ad6884SPeter Tyser
32484ad6884SPeter Tyser	/*
32584ad6884SPeter Tyser	 * disable MMU stuff and caches
32684ad6884SPeter Tyser	 */
32784ad6884SPeter Tyser	mrc	p15,0,r0,c1,c0
32884ad6884SPeter Tyser	bic	r0, r0, #0x00002300	@ clear bits 13, 9:8 (--V- --RS)
32984ad6884SPeter Tyser	bic	r0, r0, #0x0000008f	@ clear bits 7, 3:0 (B--- WCAM)
33084ad6884SPeter Tyser	orr	r0, r0, #0x00000002	@ set bit 2 (A) Align
33184ad6884SPeter Tyser	mcr	p15,0,r0,c1,c0
33284ad6884SPeter Tyser#elif defined(CONFIG_NETARM)
33384ad6884SPeter Tyser	/*
33484ad6884SPeter Tyser	 * prior to software reset : need to set pin PORTC4 to be *HRESET
33584ad6884SPeter Tyser	 */
33684ad6884SPeter Tyser	ldr	r0, =NETARM_GEN_MODULE_BASE
33784ad6884SPeter Tyser	ldr	r1, =(NETARM_GEN_PORT_MODE(0x10) | \
33884ad6884SPeter Tyser			NETARM_GEN_PORT_DIR(0x10))
33984ad6884SPeter Tyser	str	r1, [r0, #+NETARM_GEN_PORTC]
34084ad6884SPeter Tyser	/*
34184ad6884SPeter Tyser	 * software reset : see HW Ref. Guide 8.2.4 : Software Service register
34284ad6884SPeter Tyser	 *		    for an explanation of this process
34384ad6884SPeter Tyser	 */
34484ad6884SPeter Tyser	ldr	r0, =NETARM_GEN_MODULE_BASE
34584ad6884SPeter Tyser	ldr	r1, =NETARM_GEN_SW_SVC_RESETA
34684ad6884SPeter Tyser	str	r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
34784ad6884SPeter Tyser	ldr	r1, =NETARM_GEN_SW_SVC_RESETB
34884ad6884SPeter Tyser	str	r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
34984ad6884SPeter Tyser	ldr	r1, =NETARM_GEN_SW_SVC_RESETA
35084ad6884SPeter Tyser	str	r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
35184ad6884SPeter Tyser	ldr	r1, =NETARM_GEN_SW_SVC_RESETB
35284ad6884SPeter Tyser	str	r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
35384ad6884SPeter Tyser	/*
35484ad6884SPeter Tyser	 * setup PLL and System Config
35584ad6884SPeter Tyser	 */
35684ad6884SPeter Tyser	ldr	r0, =NETARM_GEN_MODULE_BASE
35784ad6884SPeter Tyser
35884ad6884SPeter Tyser	ldr	r1, =(	NETARM_GEN_SYS_CFG_LENDIAN | \
35984ad6884SPeter Tyser			NETARM_GEN_SYS_CFG_BUSFULL | \
36084ad6884SPeter Tyser			NETARM_GEN_SYS_CFG_USER_EN | \
36184ad6884SPeter Tyser			NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
36284ad6884SPeter Tyser			NETARM_GEN_SYS_CFG_BUSARB_INT | \
36384ad6884SPeter Tyser			NETARM_GEN_SYS_CFG_BUSMON_EN )
36484ad6884SPeter Tyser
36584ad6884SPeter Tyser	str	r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]
36684ad6884SPeter Tyser
36784ad6884SPeter Tyser#ifndef CONFIG_NETARM_PLL_BYPASS
36884ad6884SPeter Tyser	ldr	r1, =(	NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
36984ad6884SPeter Tyser			NETARM_GEN_PLL_CTL_POLTST_DEF | \
37084ad6884SPeter Tyser			NETARM_GEN_PLL_CTL_INDIV(1) | \
37184ad6884SPeter Tyser			NETARM_GEN_PLL_CTL_ICP_DEF | \
37284ad6884SPeter Tyser			NETARM_GEN_PLL_CTL_OUTDIV(2) )
37384ad6884SPeter Tyser	str	r1, [r0, #+NETARM_GEN_PLL_CONTROL]
37484ad6884SPeter Tyser#endif
37584ad6884SPeter Tyser
37684ad6884SPeter Tyser	/*
37784ad6884SPeter Tyser	 * mask all IRQs by clearing all bits in the INTMRs
37884ad6884SPeter Tyser	 */
37984ad6884SPeter Tyser	mov	r1, #0
38084ad6884SPeter Tyser	ldr	r0, =NETARM_GEN_MODULE_BASE
38184ad6884SPeter Tyser	str	r1, [r0, #+NETARM_GEN_INTR_ENABLE]
38284ad6884SPeter Tyser
38384ad6884SPeter Tyser#elif defined(CONFIG_S3C4510B)
38484ad6884SPeter Tyser
38584ad6884SPeter Tyser	/*
38684ad6884SPeter Tyser	 * Mask off all IRQ sources
38784ad6884SPeter Tyser	 */
38884ad6884SPeter Tyser	ldr	r1, =REG_INTMASK
38984ad6884SPeter Tyser	ldr	r0, =0x3FFFFF
39084ad6884SPeter Tyser	str	r0, [r1]
39184ad6884SPeter Tyser
39284ad6884SPeter Tyser	/*
39384ad6884SPeter Tyser	 * Disable Cache
39484ad6884SPeter Tyser	 */
39584ad6884SPeter Tyser	ldr r0, =REG_SYSCFG
39684ad6884SPeter Tyser	ldr r1, =0x83ffffa0	/* cache-disabled  */
39784ad6884SPeter Tyser	str r1, [r0]
39884ad6884SPeter Tyser
39984ad6884SPeter Tyser#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
40084ad6884SPeter Tyser	/* No specific initialisation for IntegratorAP/CM720T as yet */
40184ad6884SPeter Tyser#elif defined(CONFIG_LPC2292)
40284ad6884SPeter Tyser	/* Set-up PLL */
40384ad6884SPeter Tyser	mov	r3, #0xAA
40484ad6884SPeter Tyser	mov	r4, #0x55
40584ad6884SPeter Tyser	/* First disconnect and disable the PLL */
40684ad6884SPeter Tyser	ldr	r0, PLLCON_ADR
40784ad6884SPeter Tyser	mov	r1, #0x00
40884ad6884SPeter Tyser	str	r1, [r0]
40984ad6884SPeter Tyser	ldr	r0, PLLFEED_ADR /* start feed sequence */
41084ad6884SPeter Tyser	str	r3, [r0]
41184ad6884SPeter Tyser	str	r4, [r0]	/* feed sequence done */
41284ad6884SPeter Tyser	/* Set new M and P values */
41384ad6884SPeter Tyser	ldr	r0, PLLCFG_ADR
41484ad6884SPeter Tyser	mov	r1, #0x23	/* M=4 and P=2 */
41584ad6884SPeter Tyser	str	r1, [r0]
41684ad6884SPeter Tyser	ldr	r0, PLLFEED_ADR /* start feed sequence */
41784ad6884SPeter Tyser	str	r3, [r0]
41884ad6884SPeter Tyser	str	r4, [r0]	/* feed sequence done */
41984ad6884SPeter Tyser	/* Then enable the PLL */
42084ad6884SPeter Tyser	ldr	r0, PLLCON_ADR
42184ad6884SPeter Tyser	mov	r1, #0x01	/* PLL enable bit */
42284ad6884SPeter Tyser	str	r1, [r0]
42384ad6884SPeter Tyser	ldr	r0, PLLFEED_ADR /* start feed sequence */
42484ad6884SPeter Tyser	str	r3, [r0]
42584ad6884SPeter Tyser	str	r4, [r0]	/* feed sequence done */
42684ad6884SPeter Tyser	/* Wait for the lock */
42784ad6884SPeter Tyser	ldr	r0, PLLSTAT_ADR
42884ad6884SPeter Tyser	mov	r1, #0x400	/* lock bit */
42984ad6884SPeter Tyserlock_loop:
43084ad6884SPeter Tyser	ldr	r2, [r0]
43184ad6884SPeter Tyser	and	r2, r1, r2
43284ad6884SPeter Tyser	cmp	r2, #0
43384ad6884SPeter Tyser	beq	lock_loop
43484ad6884SPeter Tyser	/* And finally connect the PLL */
43584ad6884SPeter Tyser	ldr	r0, PLLCON_ADR
43684ad6884SPeter Tyser	mov	r1, #0x03	/* PLL enable bit and connect bit */
43784ad6884SPeter Tyser	str	r1, [r0]
43884ad6884SPeter Tyser	ldr	r0, PLLFEED_ADR /* start feed sequence */
43984ad6884SPeter Tyser	str	r3, [r0]
44084ad6884SPeter Tyser	str	r4, [r0]	/* feed sequence done */
44184ad6884SPeter Tyser	/* Set-up VPBDIV register */
44284ad6884SPeter Tyser	ldr	r0, VPBDIV_ADR
44384ad6884SPeter Tyser	mov	r1, #0x01	/* VPB clock is same as process clock */
44484ad6884SPeter Tyser	str	r1, [r0]
44584ad6884SPeter Tyser#else
44684ad6884SPeter Tyser#error No cpu_init_crit() defined for current CPU type
44784ad6884SPeter Tyser#endif
44884ad6884SPeter Tyser
44984ad6884SPeter Tyser#ifdef CONFIG_ARM7_REVD
45084ad6884SPeter Tyser	/* set clock speed */
45184ad6884SPeter Tyser	/* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
45284ad6884SPeter Tyser	/* !!! not doing DRAM refresh properly! */
45384ad6884SPeter Tyser	ldr	r0, SYSCON3
45484ad6884SPeter Tyser	ldr	r1, [r0]
45584ad6884SPeter Tyser	bic	r1, r1, #CLKCTL
45684ad6884SPeter Tyser	orr	r1, r1, #CLKCTL_36
45784ad6884SPeter Tyser	str	r1, [r0]
45884ad6884SPeter Tyser#endif
45984ad6884SPeter Tyser
46084ad6884SPeter Tyser#ifndef CONFIG_LPC2292
46184ad6884SPeter Tyser	mov	ip, lr
46284ad6884SPeter Tyser	/*
46384ad6884SPeter Tyser	 * before relocating, we have to setup RAM timing
46484ad6884SPeter Tyser	 * because memory timing is board-dependent, you will
46584ad6884SPeter Tyser	 * find a lowlevel_init.S in your board directory.
46684ad6884SPeter Tyser	 */
46784ad6884SPeter Tyser	bl	lowlevel_init
46884ad6884SPeter Tyser	mov	lr, ip
46984ad6884SPeter Tyser#endif
47084ad6884SPeter Tyser
47184ad6884SPeter Tyser	mov	pc, lr
47284ad6884SPeter Tyser
47384ad6884SPeter Tyser
47484ad6884SPeter Tyser/*
47584ad6884SPeter Tyser *************************************************************************
47684ad6884SPeter Tyser *
47784ad6884SPeter Tyser * Interrupt handling
47884ad6884SPeter Tyser *
47984ad6884SPeter Tyser *************************************************************************
48084ad6884SPeter Tyser */
48184ad6884SPeter Tyser
48284ad6884SPeter Tyser@
48384ad6884SPeter Tyser@ IRQ stack frame.
48484ad6884SPeter Tyser@
48584ad6884SPeter Tyser#define S_FRAME_SIZE	72
48684ad6884SPeter Tyser
48784ad6884SPeter Tyser#define S_OLD_R0	68
48884ad6884SPeter Tyser#define S_PSR		64
48984ad6884SPeter Tyser#define S_PC		60
49084ad6884SPeter Tyser#define S_LR		56
49184ad6884SPeter Tyser#define S_SP		52
49284ad6884SPeter Tyser
49384ad6884SPeter Tyser#define S_IP		48
49484ad6884SPeter Tyser#define S_FP		44
49584ad6884SPeter Tyser#define S_R10		40
49684ad6884SPeter Tyser#define S_R9		36
49784ad6884SPeter Tyser#define S_R8		32
49884ad6884SPeter Tyser#define S_R7		28
49984ad6884SPeter Tyser#define S_R6		24
50084ad6884SPeter Tyser#define S_R5		20
50184ad6884SPeter Tyser#define S_R4		16
50284ad6884SPeter Tyser#define S_R3		12
50384ad6884SPeter Tyser#define S_R2		8
50484ad6884SPeter Tyser#define S_R1		4
50584ad6884SPeter Tyser#define S_R0		0
50684ad6884SPeter Tyser
50784ad6884SPeter Tyser#define MODE_SVC 0x13
50884ad6884SPeter Tyser#define I_BIT	 0x80
50984ad6884SPeter Tyser
51084ad6884SPeter Tyser/*
51184ad6884SPeter Tyser * use bad_save_user_regs for abort/prefetch/undef/swi ...
51284ad6884SPeter Tyser * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
51384ad6884SPeter Tyser */
51484ad6884SPeter Tyser
51584ad6884SPeter Tyser	.macro	bad_save_user_regs
51684ad6884SPeter Tyser	sub	sp, sp, #S_FRAME_SIZE
51784ad6884SPeter Tyser	stmia	sp, {r0 - r12}			@ Calling r0-r12
51884ad6884SPeter Tyser	add	r8, sp, #S_PC
51984ad6884SPeter Tyser
520abef7b85SHeiko Schocher	ldr	r2, IRQ_STACK_START_IN
52184ad6884SPeter Tyser	ldmia	r2, {r2 - r4}			@ get pc, cpsr, old_r0
52284ad6884SPeter Tyser	add	r0, sp, #S_FRAME_SIZE		@ restore sp_SVC
52384ad6884SPeter Tyser
52484ad6884SPeter Tyser	add	r5, sp, #S_SP
52584ad6884SPeter Tyser	mov	r1, lr
52684ad6884SPeter Tyser	stmia	r5, {r0 - r4}			@ save sp_SVC, lr_SVC, pc, cpsr, old_r
52784ad6884SPeter Tyser	mov	r0, sp
52884ad6884SPeter Tyser	.endm
52984ad6884SPeter Tyser
53084ad6884SPeter Tyser	.macro	irq_save_user_regs
53184ad6884SPeter Tyser	sub	sp, sp, #S_FRAME_SIZE
53284ad6884SPeter Tyser	stmia	sp, {r0 - r12}			@ Calling r0-r12
53384ad6884SPeter Tyser	add	r8, sp, #S_PC
53484ad6884SPeter Tyser	stmdb	r8, {sp, lr}^			@ Calling SP, LR
53584ad6884SPeter Tyser	str	lr, [r8, #0]			@ Save calling PC
53684ad6884SPeter Tyser	mrs	r6, spsr
53784ad6884SPeter Tyser	str	r6, [r8, #4]			@ Save CPSR
53884ad6884SPeter Tyser	str	r0, [r8, #8]			@ Save OLD_R0
53984ad6884SPeter Tyser	mov	r0, sp
54084ad6884SPeter Tyser	.endm
54184ad6884SPeter Tyser
54284ad6884SPeter Tyser	.macro	irq_restore_user_regs
54384ad6884SPeter Tyser	ldmia	sp, {r0 - lr}^			@ Calling r0 - lr
54484ad6884SPeter Tyser	mov	r0, r0
54584ad6884SPeter Tyser	ldr	lr, [sp, #S_PC]			@ Get PC
54684ad6884SPeter Tyser	add	sp, sp, #S_FRAME_SIZE
54784ad6884SPeter Tyser	subs	pc, lr, #4			@ return & move spsr_svc into cpsr
54884ad6884SPeter Tyser	.endm
54984ad6884SPeter Tyser
55084ad6884SPeter Tyser	.macro get_bad_stack
551abef7b85SHeiko Schocher	ldr	r13, IRQ_STACK_START_IN		@ setup our mode stack
55284ad6884SPeter Tyser
55384ad6884SPeter Tyser	str	lr, [r13]			@ save caller lr / spsr
55484ad6884SPeter Tyser	mrs	lr, spsr
55584ad6884SPeter Tyser	str	lr, [r13, #4]
55684ad6884SPeter Tyser
55784ad6884SPeter Tyser	mov	r13, #MODE_SVC			@ prepare SVC-Mode
55884ad6884SPeter Tyser	msr	spsr_c, r13
55984ad6884SPeter Tyser	mov	lr, pc
56084ad6884SPeter Tyser	movs	pc, lr
56184ad6884SPeter Tyser	.endm
56284ad6884SPeter Tyser
56384ad6884SPeter Tyser	.macro get_irq_stack			@ setup IRQ stack
56484ad6884SPeter Tyser	ldr	sp, IRQ_STACK_START
56584ad6884SPeter Tyser	.endm
56684ad6884SPeter Tyser
56784ad6884SPeter Tyser	.macro get_fiq_stack			@ setup FIQ stack
56884ad6884SPeter Tyser	ldr	sp, FIQ_STACK_START
56984ad6884SPeter Tyser	.endm
57084ad6884SPeter Tyser
57184ad6884SPeter Tyser/*
57284ad6884SPeter Tyser * exception handlers
57384ad6884SPeter Tyser */
57484ad6884SPeter Tyser	.align	5
57584ad6884SPeter Tyserundefined_instruction:
57684ad6884SPeter Tyser	get_bad_stack
57784ad6884SPeter Tyser	bad_save_user_regs
57884ad6884SPeter Tyser	bl	do_undefined_instruction
57984ad6884SPeter Tyser
58084ad6884SPeter Tyser	.align	5
58184ad6884SPeter Tysersoftware_interrupt:
58284ad6884SPeter Tyser	get_bad_stack
58384ad6884SPeter Tyser	bad_save_user_regs
58484ad6884SPeter Tyser	bl	do_software_interrupt
58584ad6884SPeter Tyser
58684ad6884SPeter Tyser	.align	5
58784ad6884SPeter Tyserprefetch_abort:
58884ad6884SPeter Tyser	get_bad_stack
58984ad6884SPeter Tyser	bad_save_user_regs
59084ad6884SPeter Tyser	bl	do_prefetch_abort
59184ad6884SPeter Tyser
59284ad6884SPeter Tyser	.align	5
59384ad6884SPeter Tyserdata_abort:
59484ad6884SPeter Tyser	get_bad_stack
59584ad6884SPeter Tyser	bad_save_user_regs
59684ad6884SPeter Tyser	bl	do_data_abort
59784ad6884SPeter Tyser
59884ad6884SPeter Tyser	.align	5
59984ad6884SPeter Tysernot_used:
60084ad6884SPeter Tyser	get_bad_stack
60184ad6884SPeter Tyser	bad_save_user_regs
60284ad6884SPeter Tyser	bl	do_not_used
60384ad6884SPeter Tyser
60484ad6884SPeter Tyser#ifdef CONFIG_USE_IRQ
60584ad6884SPeter Tyser
60684ad6884SPeter Tyser	.align	5
60784ad6884SPeter Tyserirq:
60884ad6884SPeter Tyser	get_irq_stack
60984ad6884SPeter Tyser	irq_save_user_regs
61084ad6884SPeter Tyser	bl	do_irq
61184ad6884SPeter Tyser	irq_restore_user_regs
61284ad6884SPeter Tyser
61384ad6884SPeter Tyser	.align	5
61484ad6884SPeter Tyserfiq:
61584ad6884SPeter Tyser	get_fiq_stack
61684ad6884SPeter Tyser	/* someone ought to write a more effiction fiq_save_user_regs */
61784ad6884SPeter Tyser	irq_save_user_regs
61884ad6884SPeter Tyser	bl	do_fiq
61984ad6884SPeter Tyser	irq_restore_user_regs
62084ad6884SPeter Tyser
62184ad6884SPeter Tyser#else
62284ad6884SPeter Tyser
62384ad6884SPeter Tyser	.align	5
62484ad6884SPeter Tyserirq:
62584ad6884SPeter Tyser	get_bad_stack
62684ad6884SPeter Tyser	bad_save_user_regs
62784ad6884SPeter Tyser	bl	do_irq
62884ad6884SPeter Tyser
62984ad6884SPeter Tyser	.align	5
63084ad6884SPeter Tyserfiq:
63184ad6884SPeter Tyser	get_bad_stack
63284ad6884SPeter Tyser	bad_save_user_regs
63384ad6884SPeter Tyser	bl	do_fiq
63484ad6884SPeter Tyser
63584ad6884SPeter Tyser#endif
63684ad6884SPeter Tyser
63784ad6884SPeter Tyser#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
63884ad6884SPeter Tyser	.align	5
63984ad6884SPeter Tyser.globl reset_cpu
64084ad6884SPeter Tyserreset_cpu:
64184ad6884SPeter Tyser	mov	ip, #0
64284ad6884SPeter Tyser	mcr	p15, 0, ip, c7, c7, 0		@ invalidate cache
64384ad6884SPeter Tyser	mcr	p15, 0, ip, c8, c7, 0		@ flush TLB (v4)
64484ad6884SPeter Tyser	mrc	p15, 0, ip, c1, c0, 0		@ get ctrl register
64584ad6884SPeter Tyser	bic	ip, ip, #0x000f			@ ............wcam
64684ad6884SPeter Tyser	bic	ip, ip, #0x2100			@ ..v....s........
64784ad6884SPeter Tyser	mcr	p15, 0, ip, c1, c0, 0		@ ctrl register
64884ad6884SPeter Tyser	mov	pc, r0
64984ad6884SPeter Tyser#elif defined(CONFIG_NETARM)
65084ad6884SPeter Tyser	.align	5
65184ad6884SPeter Tyser.globl reset_cpu
65284ad6884SPeter Tyserreset_cpu:
65384ad6884SPeter Tyser	ldr	r1, =NETARM_MEM_MODULE_BASE
65484ad6884SPeter Tyser	ldr	r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
65584ad6884SPeter Tyser	ldr	r1, =0xFFFFF000
65684ad6884SPeter Tyser	and	r0, r1, r0
65714d0a02aSWolfgang Denk	ldr	r1, =(relocate-CONFIG_SYS_TEXT_BASE)
65884ad6884SPeter Tyser	add	r0, r1, r0
65984ad6884SPeter Tyser	ldr	r4, =NETARM_GEN_MODULE_BASE
66084ad6884SPeter Tyser	ldr	r1, =NETARM_GEN_SW_SVC_RESETA
66184ad6884SPeter Tyser	str	r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
66284ad6884SPeter Tyser	ldr	r1, =NETARM_GEN_SW_SVC_RESETB
66384ad6884SPeter Tyser	str	r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
66484ad6884SPeter Tyser	ldr	r1, =NETARM_GEN_SW_SVC_RESETA
66584ad6884SPeter Tyser	str	r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
66684ad6884SPeter Tyser	ldr	r1, =NETARM_GEN_SW_SVC_RESETB
66784ad6884SPeter Tyser	str	r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
66884ad6884SPeter Tyser	mov	pc, r0
66984ad6884SPeter Tyser#elif defined(CONFIG_S3C4510B)
67084ad6884SPeter Tyser/* Nothing done here as reseting the CPU is board specific, depending
67184ad6884SPeter Tyser * on external peripherals such as watchdog timers, etc. */
67284ad6884SPeter Tyser#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
67384ad6884SPeter Tyser	/* No specific reset actions for IntegratorAP/CM720T as yet */
67484ad6884SPeter Tyser#elif defined(CONFIG_LPC2292)
67584ad6884SPeter Tyser	.align	5
67684ad6884SPeter Tyser.globl reset_cpu
67784ad6884SPeter Tyserreset_cpu:
67884ad6884SPeter Tyser	mov	pc, r0
67984ad6884SPeter Tyser#else
68084ad6884SPeter Tyser#error No reset_cpu() defined for current CPU type
68184ad6884SPeter Tyser#endif
682