xref: /rk3399_rockchip-uboot/arch/arm/cpu/arm1136/start.S (revision fa82f871c8dbc9a15e8dc274b3f99dd5fa0da458)
184ad6884SPeter Tyser/*
284ad6884SPeter Tyser *  armboot - Startup Code for OMP2420/ARM1136 CPU-core
384ad6884SPeter Tyser *
484ad6884SPeter Tyser *  Copyright (c) 2004	Texas Instruments <r-woodruff2@ti.com>
584ad6884SPeter Tyser *
6*fa82f871SAlbert ARIBAUD *  Copyright (c) 2001	Marius Gröger <mag@sysgo.de>
7*fa82f871SAlbert ARIBAUD *  Copyright (c) 2002	Alex Züpke <azu@sysgo.de>
884ad6884SPeter Tyser *  Copyright (c) 2002	Gary Jennejohn <garyj@denx.de>
984ad6884SPeter Tyser *  Copyright (c) 2003	Richard Woodruff <r-woodruff2@ti.com>
1084ad6884SPeter Tyser *  Copyright (c) 2003	Kshitij <kshitij@ti.com>
1184ad6884SPeter Tyser *
1284ad6884SPeter Tyser * See file CREDITS for list of people who contributed to this
1384ad6884SPeter Tyser * project.
1484ad6884SPeter Tyser *
1584ad6884SPeter Tyser * This program is free software; you can redistribute it and/or
1684ad6884SPeter Tyser * modify it under the terms of the GNU General Public License as
1784ad6884SPeter Tyser * published by the Free Software Foundation; either version 2 of
1884ad6884SPeter Tyser * the License, or (at your option) any later version.
1984ad6884SPeter Tyser *
2084ad6884SPeter Tyser * This program is distributed in the hope that it will be useful,
2184ad6884SPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of
2284ad6884SPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
2384ad6884SPeter Tyser * GNU General Public License for more details.
2484ad6884SPeter Tyser *
2584ad6884SPeter Tyser * You should have received a copy of the GNU General Public License
2684ad6884SPeter Tyser * along with this program; if not, write to the Free Software
2784ad6884SPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2884ad6884SPeter Tyser * MA 02111-1307 USA
2984ad6884SPeter Tyser */
3084ad6884SPeter Tyser
3125ddd1fbSWolfgang Denk#include <asm-offsets.h>
3284ad6884SPeter Tyser#include <config.h>
3384ad6884SPeter Tyser#include <version.h>
3484ad6884SPeter Tyser.globl _start
3584ad6884SPeter Tyser_start: b	reset
36401bb30bSAneesh V#ifdef CONFIG_SPL_BUILD
3784ad6884SPeter Tyser	ldr	pc, _hang
3884ad6884SPeter Tyser	ldr	pc, _hang
3984ad6884SPeter Tyser	ldr	pc, _hang
4084ad6884SPeter Tyser	ldr	pc, _hang
4184ad6884SPeter Tyser	ldr	pc, _hang
4284ad6884SPeter Tyser	ldr	pc, _hang
4384ad6884SPeter Tyser	ldr	pc, _hang
4484ad6884SPeter Tyser
4584ad6884SPeter Tyser_hang:
4684ad6884SPeter Tyser	.word	do_hang
4784ad6884SPeter Tyser	.word	0x12345678
4884ad6884SPeter Tyser	.word	0x12345678
4984ad6884SPeter Tyser	.word	0x12345678
5084ad6884SPeter Tyser	.word	0x12345678
5184ad6884SPeter Tyser	.word	0x12345678
5284ad6884SPeter Tyser	.word	0x12345678
5384ad6884SPeter Tyser	.word	0x12345678	/* now 16*4=64 */
5484ad6884SPeter Tyser#else
5584ad6884SPeter Tyser	ldr	pc, _undefined_instruction
5684ad6884SPeter Tyser	ldr	pc, _software_interrupt
5784ad6884SPeter Tyser	ldr	pc, _prefetch_abort
5884ad6884SPeter Tyser	ldr	pc, _data_abort
5984ad6884SPeter Tyser	ldr	pc, _not_used
6084ad6884SPeter Tyser	ldr	pc, _irq
6184ad6884SPeter Tyser	ldr	pc, _fiq
6284ad6884SPeter Tyser
6384ad6884SPeter Tyser_undefined_instruction: .word undefined_instruction
6484ad6884SPeter Tyser_software_interrupt:	.word software_interrupt
6584ad6884SPeter Tyser_prefetch_abort:	.word prefetch_abort
6684ad6884SPeter Tyser_data_abort:		.word data_abort
6784ad6884SPeter Tyser_not_used:		.word not_used
6884ad6884SPeter Tyser_irq:			.word irq
6984ad6884SPeter Tyser_fiq:			.word fiq
7084ad6884SPeter Tyser_pad:			.word 0x12345678 /* now 16*4=64 */
71401bb30bSAneesh V#endif	/* CONFIG_SPL_BUILD */
7284ad6884SPeter Tyser.global _end_vect
7384ad6884SPeter Tyser_end_vect:
7484ad6884SPeter Tyser
7584ad6884SPeter Tyser	.balignl 16,0xdeadbeef
7684ad6884SPeter Tyser/*
7784ad6884SPeter Tyser *************************************************************************
7884ad6884SPeter Tyser *
7984ad6884SPeter Tyser * Startup Code (reset vector)
8084ad6884SPeter Tyser *
8184ad6884SPeter Tyser * do important init only if we don't start from memory!
8284ad6884SPeter Tyser * setup Memory and board specific bits prior to relocation.
8384ad6884SPeter Tyser * relocate armboot to ram
8484ad6884SPeter Tyser * setup stack
8584ad6884SPeter Tyser *
8684ad6884SPeter Tyser *************************************************************************
8784ad6884SPeter Tyser */
8884ad6884SPeter Tyser
89e48b7c0aSHeiko Schocher.globl _TEXT_BASE
9084ad6884SPeter Tyser_TEXT_BASE:
9114d0a02aSWolfgang Denk	.word	CONFIG_SYS_TEXT_BASE
9284ad6884SPeter Tyser
9384ad6884SPeter Tyser/*
9484ad6884SPeter Tyser * These are defined in the board-specific linker script.
95bafe7437SHeiko Schocher * Subtracting _start from them lets the linker put their
96bafe7437SHeiko Schocher * relative position in the executable instead of leaving
97bafe7437SHeiko Schocher * them null.
9884ad6884SPeter Tyser */
99bafe7437SHeiko Schocher.globl _bss_start_ofs
100bafe7437SHeiko Schocher_bss_start_ofs:
101bafe7437SHeiko Schocher	.word __bss_start - _start
10284ad6884SPeter Tyser
103bafe7437SHeiko Schocher.globl _bss_end_ofs
104bafe7437SHeiko Schocher_bss_end_ofs:
10544c6e659SPo-Yu Chuang	.word __bss_end__ - _start
10684ad6884SPeter Tyser
107f326cbbaSPo-Yu Chuang.globl _end_ofs
108f326cbbaSPo-Yu Chuang_end_ofs:
109f326cbbaSPo-Yu Chuang	.word _end - _start
110f326cbbaSPo-Yu Chuang
11184ad6884SPeter Tyser#ifdef CONFIG_USE_IRQ
11284ad6884SPeter Tyser/* IRQ stack memory (calculated at run-time) */
11384ad6884SPeter Tyser.globl IRQ_STACK_START
11484ad6884SPeter TyserIRQ_STACK_START:
11584ad6884SPeter Tyser	.word	0x0badc0de
11684ad6884SPeter Tyser
11784ad6884SPeter Tyser/* IRQ stack memory (calculated at run-time) */
11884ad6884SPeter Tyser.globl FIQ_STACK_START
11984ad6884SPeter TyserFIQ_STACK_START:
12084ad6884SPeter Tyser	.word 0x0badc0de
12184ad6884SPeter Tyser#endif
12284ad6884SPeter Tyser
123e48b7c0aSHeiko Schocher/* IRQ stack memory (calculated at run-time) + 8 bytes */
124e48b7c0aSHeiko Schocher.globl IRQ_STACK_START_IN
125e48b7c0aSHeiko SchocherIRQ_STACK_START_IN:
126e48b7c0aSHeiko Schocher	.word	0x0badc0de
127e48b7c0aSHeiko Schocher
128e48b7c0aSHeiko Schocher/*
129e48b7c0aSHeiko Schocher * the actual reset code
130e48b7c0aSHeiko Schocher */
131e48b7c0aSHeiko Schocher
132e48b7c0aSHeiko Schocherreset:
133e48b7c0aSHeiko Schocher	/*
134e48b7c0aSHeiko Schocher	 * set the cpu to SVC32 mode
135e48b7c0aSHeiko Schocher	 */
136e48b7c0aSHeiko Schocher	mrs	r0,cpsr
137e48b7c0aSHeiko Schocher	bic	r0,r0,#0x1f
138e48b7c0aSHeiko Schocher	orr	r0,r0,#0xd3
139e48b7c0aSHeiko Schocher	msr	cpsr,r0
140e48b7c0aSHeiko Schocher
141e48b7c0aSHeiko Schocher#ifdef CONFIG_OMAP2420H4
142e48b7c0aSHeiko Schocher       /* Copy vectors to mask ROM indirect addr */
143e48b7c0aSHeiko Schocher	adr	r0, _start		/* r0 <- current position of code   */
144e48b7c0aSHeiko Schocher		add     r0, r0, #4				/* skip reset vector			*/
145e48b7c0aSHeiko Schocher	mov	r2, #64			/* r2 <- size to copy  */
146e48b7c0aSHeiko Schocher	add	r2, r0, r2		/* r2 <- source end address	    */
147e48b7c0aSHeiko Schocher	mov	r1, #SRAM_OFFSET0	  /* build vect addr */
148e48b7c0aSHeiko Schocher	mov	r3, #SRAM_OFFSET1
149e48b7c0aSHeiko Schocher	add	r1, r1, r3
150e48b7c0aSHeiko Schocher	mov	r3, #SRAM_OFFSET2
151e48b7c0aSHeiko Schocher	add	r1, r1, r3
152e48b7c0aSHeiko Schochernext:
153e48b7c0aSHeiko Schocher	ldmia	r0!, {r3-r10}		/* copy from source address [r0]    */
154e48b7c0aSHeiko Schocher	stmia	r1!, {r3-r10}		/* copy to   target address [r1]    */
155e48b7c0aSHeiko Schocher	cmp	r0, r2			/* until source end address [r2]    */
156e48b7c0aSHeiko Schocher	bne	next			/* loop until equal */
157e48b7c0aSHeiko Schocher	bl	cpy_clk_code		/* put dpll adjust code behind vectors */
158e48b7c0aSHeiko Schocher#endif
159e48b7c0aSHeiko Schocher	/* the mask ROM code should have PLL and others stable */
160e48b7c0aSHeiko Schocher#ifndef CONFIG_SKIP_LOWLEVEL_INIT
161e48b7c0aSHeiko Schocher	bl  cpu_init_crit
162e48b7c0aSHeiko Schocher#endif
163e48b7c0aSHeiko Schocher
164e48b7c0aSHeiko Schocher/* Set stackpointer in internal RAM to call board_init_f */
165e48b7c0aSHeiko Schochercall_board_init_f:
166e48b7c0aSHeiko Schocher	ldr	sp, =(CONFIG_SYS_INIT_SP_ADDR)
167296cae73SHeiko Schocher	bic	sp, sp, #7 /* 8-byte alignment for ABI compliance */
168e48b7c0aSHeiko Schocher	ldr	r0,=0x00000000
169e48b7c0aSHeiko Schocher
170e48b7c0aSHeiko Schocher	bl	board_init_f
171e48b7c0aSHeiko Schocher
172e48b7c0aSHeiko Schocher/*------------------------------------------------------------------------------*/
173e48b7c0aSHeiko Schocher
174e48b7c0aSHeiko Schocher/*
175e48b7c0aSHeiko Schocher * void relocate_code (addr_sp, gd, addr_moni)
176e48b7c0aSHeiko Schocher *
177e48b7c0aSHeiko Schocher * This "function" does not return, instead it continues in RAM
178e48b7c0aSHeiko Schocher * after relocating the monitor code.
179e48b7c0aSHeiko Schocher *
180e48b7c0aSHeiko Schocher */
181e48b7c0aSHeiko Schocher	.globl	relocate_code
182e48b7c0aSHeiko Schocherrelocate_code:
183e48b7c0aSHeiko Schocher	mov	r4, r0	/* save addr_sp */
184e48b7c0aSHeiko Schocher	mov	r5, r1	/* save addr of gd */
185e48b7c0aSHeiko Schocher	mov	r6, r2	/* save addr of destination */
186e48b7c0aSHeiko Schocher
187e48b7c0aSHeiko Schocher	/* Set up the stack						    */
188e48b7c0aSHeiko Schocherstack_setup:
189e48b7c0aSHeiko Schocher	mov	sp, r4
190e48b7c0aSHeiko Schocher
191e48b7c0aSHeiko Schocher	adr	r0, _start
192a1a47d3cSAndreas Bießmann	cmp	r0, r6
193a1a47d3cSAndreas Bießmann	beq	clear_bss		/* skip relocation */
194a78fb68fSAndreas Bießmann	mov	r1, r6			/* r1 <- scratch for copy_loop */
195bafe7437SHeiko Schocher	ldr	r3, _bss_start_ofs
196bafe7437SHeiko Schocher	add	r2, r0, r3		/* r2 <- source end address	    */
197e48b7c0aSHeiko Schocher
198e48b7c0aSHeiko Schochercopy_loop:
199e48b7c0aSHeiko Schocher	ldmia	r0!, {r9-r10}		/* copy from source address [r0]    */
200a78fb68fSAndreas Bießmann	stmia	r1!, {r9-r10}		/* copy to   target address [r1]    */
201da90d4ceSAlbert Aribaud	cmp	r0, r2			/* until source end address [r2]    */
202da90d4ceSAlbert Aribaud	blo	copy_loop
203e48b7c0aSHeiko Schocher
204401bb30bSAneesh V#ifndef CONFIG_SPL_BUILD
205bafe7437SHeiko Schocher	/*
206bafe7437SHeiko Schocher	 * fix .rel.dyn relocations
207bafe7437SHeiko Schocher	 */
208bafe7437SHeiko Schocher	ldr	r0, _TEXT_BASE		/* r0 <- Text base */
209a78fb68fSAndreas Bießmann	sub	r9, r6, r0		/* r9 <- relocation offset */
210bafe7437SHeiko Schocher	ldr	r10, _dynsym_start_ofs	/* r10 <- sym table ofs */
211bafe7437SHeiko Schocher	add	r10, r10, r0		/* r10 <- sym table in FLASH */
212bafe7437SHeiko Schocher	ldr	r2, _rel_dyn_start_ofs	/* r2 <- rel dyn start ofs */
213bafe7437SHeiko Schocher	add	r2, r2, r0		/* r2 <- rel dyn start in FLASH */
214bafe7437SHeiko Schocher	ldr	r3, _rel_dyn_end_ofs	/* r3 <- rel dyn end ofs */
215bafe7437SHeiko Schocher	add	r3, r3, r0		/* r3 <- rel dyn end in FLASH */
216e48b7c0aSHeiko Schocherfixloop:
217bafe7437SHeiko Schocher	ldr	r0, [r2]		/* r0 <- location to fix up, IN FLASH! */
2188c0c2b90SGray Remlin	add	r0, r0, r9		/* r0 <- location to fix up in RAM */
219bafe7437SHeiko Schocher	ldr	r1, [r2, #4]
2201f52d89fSAndreas Bießmann	and	r7, r1, #0xff
2211f52d89fSAndreas Bießmann	cmp	r7, #23			/* relative fixup? */
222bafe7437SHeiko Schocher	beq	fixrel
2231f52d89fSAndreas Bießmann	cmp	r7, #2			/* absolute fixup? */
224bafe7437SHeiko Schocher	beq	fixabs
225bafe7437SHeiko Schocher	/* ignore unknown type of fixup */
226bafe7437SHeiko Schocher	b	fixnext
227bafe7437SHeiko Schocherfixabs:
228bafe7437SHeiko Schocher	/* absolute fix: set location to (offset) symbol value */
229bafe7437SHeiko Schocher	mov	r1, r1, LSR #4		/* r1 <- symbol index in .dynsym */
230bafe7437SHeiko Schocher	add	r1, r10, r1		/* r1 <- address of symbol in table */
231bafe7437SHeiko Schocher	ldr	r1, [r1, #4]		/* r1 <- symbol value */
2323600945bSWolfgang Denk	add	r1, r1, r9		/* r1 <- relocated sym addr */
233bafe7437SHeiko Schocher	b	fixnext
234bafe7437SHeiko Schocherfixrel:
235bafe7437SHeiko Schocher	/* relative fix: increase location by offset */
236bafe7437SHeiko Schocher	ldr	r1, [r0]
237bafe7437SHeiko Schocher	add	r1, r1, r9
238bafe7437SHeiko Schocherfixnext:
239bafe7437SHeiko Schocher	str	r1, [r0]
240bafe7437SHeiko Schocher	add	r2, r2, #8		/* each rel.dyn entry is 8 bytes */
241e48b7c0aSHeiko Schocher	cmp	r2, r3
24279e63139SWolfgang Denk	blo	fixloop
243e48b7c0aSHeiko Schocher#endif
244e48b7c0aSHeiko Schocher
245e48b7c0aSHeiko Schocherclear_bss:
246401bb30bSAneesh V#ifndef CONFIG_SPL_BUILD
247bafe7437SHeiko Schocher	ldr	r0, _bss_start_ofs
248bafe7437SHeiko Schocher	ldr	r1, _bss_end_ofs
249a78fb68fSAndreas Bießmann	mov	r4, r6			/* reloc addr */
250e48b7c0aSHeiko Schocher	add	r0, r0, r4
251e48b7c0aSHeiko Schocher	add	r1, r1, r4
252e48b7c0aSHeiko Schocher	mov	r2, #0x00000000		/* clear			    */
253e48b7c0aSHeiko Schocher
254e48b7c0aSHeiko Schocherclbss_l:str	r2, [r0]		/* clear loop...		    */
255e48b7c0aSHeiko Schocher	add	r0, r0, #4
256e48b7c0aSHeiko Schocher	cmp	r0, r1
257e48b7c0aSHeiko Schocher	bne	clbss_l
258401bb30bSAneesh V#endif	/* #ifndef CONFIG_SPL_BUILD */
259e48b7c0aSHeiko Schocher
260e48b7c0aSHeiko Schocher/*
261e48b7c0aSHeiko Schocher * We are done. Do not return, instead branch to second part of board
262e48b7c0aSHeiko Schocher * initialization, now running from RAM.
263e48b7c0aSHeiko Schocher */
264e48b7c0aSHeiko Schocher#ifdef CONFIG_NAND_SPL
265bafe7437SHeiko Schocher	ldr     r0, _nand_boot_ofs
266428f7188SFabio Estevam	mov	pc, r0
267428f7188SFabio Estevam
268428f7188SFabio Estevam_nand_boot_ofs:
269428f7188SFabio Estevam	.word nand_boot
270e48b7c0aSHeiko Schocher#else
271e48b7c0aSHeiko Schocherjump_2_ram:
272bafe7437SHeiko Schocher	ldr	r0, _board_init_r_ofs
2730952ea16SFabio Estevam	ldr     r1, _TEXT_BASE
274123fb7deSDarius Augulis	add	lr, r0, r1
275123fb7deSDarius Augulis	add	lr, lr, r9
276e48b7c0aSHeiko Schocher	/* setup parameters for board_init_r */
277e48b7c0aSHeiko Schocher	mov	r0, r5		/* gd_t */
278a78fb68fSAndreas Bießmann	mov	r1, r6		/* dest_addr */
279e48b7c0aSHeiko Schocher	/* jump to it ... */
280e48b7c0aSHeiko Schocher	mov	pc, lr
281e48b7c0aSHeiko Schocher
282bafe7437SHeiko Schocher_board_init_r_ofs:
283bafe7437SHeiko Schocher	.word board_init_r - _start
284e48b7c0aSHeiko Schocher#endif
285bafe7437SHeiko Schocher
286bafe7437SHeiko Schocher_rel_dyn_start_ofs:
287bafe7437SHeiko Schocher	.word __rel_dyn_start - _start
288bafe7437SHeiko Schocher_rel_dyn_end_ofs:
289bafe7437SHeiko Schocher	.word __rel_dyn_end - _start
290bafe7437SHeiko Schocher_dynsym_start_ofs:
291bafe7437SHeiko Schocher	.word __dynsym_start - _start
292bafe7437SHeiko Schocher
29384ad6884SPeter Tyser/*
29484ad6884SPeter Tyser *************************************************************************
29584ad6884SPeter Tyser *
29684ad6884SPeter Tyser * CPU_init_critical registers
29784ad6884SPeter Tyser *
29884ad6884SPeter Tyser * setup important registers
29984ad6884SPeter Tyser * setup memory timing
30084ad6884SPeter Tyser *
30184ad6884SPeter Tyser *************************************************************************
30284ad6884SPeter Tyser */
30384ad6884SPeter Tyser#ifndef CONFIG_SKIP_LOWLEVEL_INIT
30484ad6884SPeter Tysercpu_init_crit:
30584ad6884SPeter Tyser	/*
30684ad6884SPeter Tyser	 * flush v4 I/D caches
30784ad6884SPeter Tyser	 */
30884ad6884SPeter Tyser	mov	r0, #0
309409a07c9SGeorge G. Davis	mcr	p15, 0, r0, c7, c7, 0	/* Invalidate I+D+BTB caches */
310409a07c9SGeorge G. Davis	mcr	p15, 0, r0, c8, c7, 0	/* Invalidate Unified TLB */
31184ad6884SPeter Tyser
31284ad6884SPeter Tyser	/*
31384ad6884SPeter Tyser	 * disable MMU stuff and caches
31484ad6884SPeter Tyser	 */
31584ad6884SPeter Tyser	mrc	p15, 0, r0, c1, c0, 0
31684ad6884SPeter Tyser	bic	r0, r0, #0x00002300	@ clear bits 13, 9:8 (--V- --RS)
31784ad6884SPeter Tyser	bic	r0, r0, #0x00000087	@ clear bits 7, 2:0 (B--- -CAM)
31884ad6884SPeter Tyser	orr	r0, r0, #0x00000002	@ set bit 2 (A) Align
31984ad6884SPeter Tyser	orr	r0, r0, #0x00001000	@ set bit 12 (I) I-Cache
32084ad6884SPeter Tyser	mcr	p15, 0, r0, c1, c0, 0
32184ad6884SPeter Tyser
32284ad6884SPeter Tyser	/*
32384ad6884SPeter Tyser	 * Jump to board specific initialization... The Mask ROM will have already initialized
32484ad6884SPeter Tyser	 * basic memory.  Go here to bump up clock rate and handle wake up conditions.
32584ad6884SPeter Tyser	 */
32684ad6884SPeter Tyser	mov	ip, lr		/* persevere link reg across call */
32784ad6884SPeter Tyser	bl	lowlevel_init	/* go setup pll,mux,memory */
32884ad6884SPeter Tyser	mov	lr, ip		/* restore link */
32984ad6884SPeter Tyser	mov	pc, lr		/* back to my caller */
33084ad6884SPeter Tyser#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
33184ad6884SPeter Tyser
332401bb30bSAneesh V#ifndef CONFIG_SPL_BUILD
33384ad6884SPeter Tyser/*
33484ad6884SPeter Tyser *************************************************************************
33584ad6884SPeter Tyser *
33684ad6884SPeter Tyser * Interrupt handling
33784ad6884SPeter Tyser *
33884ad6884SPeter Tyser *************************************************************************
33984ad6884SPeter Tyser */
34084ad6884SPeter Tyser@
34184ad6884SPeter Tyser@ IRQ stack frame.
34284ad6884SPeter Tyser@
34384ad6884SPeter Tyser#define S_FRAME_SIZE	72
34484ad6884SPeter Tyser
34584ad6884SPeter Tyser#define S_OLD_R0	68
34684ad6884SPeter Tyser#define S_PSR		64
34784ad6884SPeter Tyser#define S_PC		60
34884ad6884SPeter Tyser#define S_LR		56
34984ad6884SPeter Tyser#define S_SP		52
35084ad6884SPeter Tyser
35184ad6884SPeter Tyser#define S_IP		48
35284ad6884SPeter Tyser#define S_FP		44
35384ad6884SPeter Tyser#define S_R10		40
35484ad6884SPeter Tyser#define S_R9		36
35584ad6884SPeter Tyser#define S_R8		32
35684ad6884SPeter Tyser#define S_R7		28
35784ad6884SPeter Tyser#define S_R6		24
35884ad6884SPeter Tyser#define S_R5		20
35984ad6884SPeter Tyser#define S_R4		16
36084ad6884SPeter Tyser#define S_R3		12
36184ad6884SPeter Tyser#define S_R2		8
36284ad6884SPeter Tyser#define S_R1		4
36384ad6884SPeter Tyser#define S_R0		0
36484ad6884SPeter Tyser
36584ad6884SPeter Tyser#define MODE_SVC 0x13
36684ad6884SPeter Tyser#define I_BIT	 0x80
36784ad6884SPeter Tyser
36884ad6884SPeter Tyser/*
36984ad6884SPeter Tyser * use bad_save_user_regs for abort/prefetch/undef/swi ...
37084ad6884SPeter Tyser * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
37184ad6884SPeter Tyser */
37284ad6884SPeter Tyser
37384ad6884SPeter Tyser	.macro	bad_save_user_regs
37484ad6884SPeter Tyser	sub	sp, sp, #S_FRAME_SIZE		@ carve out a frame on current user stack
37584ad6884SPeter Tyser	stmia	sp, {r0 - r12}			@ Save user registers (now in svc mode) r0-r12
37684ad6884SPeter Tyser
377e48b7c0aSHeiko Schocher	ldr	r2, IRQ_STACK_START_IN		@ set base 2 words into abort stack
37884ad6884SPeter Tyser	ldmia	r2, {r2 - r3}			@ get values for "aborted" pc and cpsr (into parm regs)
37984ad6884SPeter Tyser	add	r0, sp, #S_FRAME_SIZE		@ grab pointer to old stack
38084ad6884SPeter Tyser
38184ad6884SPeter Tyser	add	r5, sp, #S_SP
38284ad6884SPeter Tyser	mov	r1, lr
38384ad6884SPeter Tyser	stmia	r5, {r0 - r3}			@ save sp_SVC, lr_SVC, pc, cpsr
38484ad6884SPeter Tyser	mov	r0, sp				@ save current stack into r0 (param register)
38584ad6884SPeter Tyser	.endm
38684ad6884SPeter Tyser
38784ad6884SPeter Tyser	.macro	irq_save_user_regs
38884ad6884SPeter Tyser	sub	sp, sp, #S_FRAME_SIZE
38984ad6884SPeter Tyser	stmia	sp, {r0 - r12}			@ Calling r0-r12
39084ad6884SPeter Tyser	add	r8, sp, #S_PC			@ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
39184ad6884SPeter Tyser	stmdb	r8, {sp, lr}^			@ Calling SP, LR
39284ad6884SPeter Tyser	str	lr, [r8, #0]			@ Save calling PC
39384ad6884SPeter Tyser	mrs	r6, spsr
39484ad6884SPeter Tyser	str	r6, [r8, #4]			@ Save CPSR
39584ad6884SPeter Tyser	str	r0, [r8, #8]			@ Save OLD_R0
39684ad6884SPeter Tyser	mov	r0, sp
39784ad6884SPeter Tyser	.endm
39884ad6884SPeter Tyser
39984ad6884SPeter Tyser	.macro	irq_restore_user_regs
40084ad6884SPeter Tyser	ldmia	sp, {r0 - lr}^			@ Calling r0 - lr
40184ad6884SPeter Tyser	mov	r0, r0
40284ad6884SPeter Tyser	ldr	lr, [sp, #S_PC]			@ Get PC
40384ad6884SPeter Tyser	add	sp, sp, #S_FRAME_SIZE
40484ad6884SPeter Tyser	subs	pc, lr, #4			@ return & move spsr_svc into cpsr
40584ad6884SPeter Tyser	.endm
40684ad6884SPeter Tyser
40784ad6884SPeter Tyser	.macro get_bad_stack
408e48b7c0aSHeiko Schocher	ldr	r13, IRQ_STACK_START_IN		@ setup our mode stack (enter in banked mode)
40984ad6884SPeter Tyser
41084ad6884SPeter Tyser	str	lr, [r13]			@ save caller lr in position 0 of saved stack
41184ad6884SPeter Tyser	mrs	lr, spsr			@ get the spsr
41284ad6884SPeter Tyser	str	lr, [r13, #4]			@ save spsr in position 1 of saved stack
41384ad6884SPeter Tyser
41484ad6884SPeter Tyser	mov	r13, #MODE_SVC			@ prepare SVC-Mode
41584ad6884SPeter Tyser	@ msr	spsr_c, r13
41684ad6884SPeter Tyser	msr	spsr, r13			@ switch modes, make sure moves will execute
41784ad6884SPeter Tyser	mov	lr, pc				@ capture return pc
41884ad6884SPeter Tyser	movs	pc, lr				@ jump to next instruction & switch modes.
41984ad6884SPeter Tyser	.endm
42084ad6884SPeter Tyser
42184ad6884SPeter Tyser	.macro get_bad_stack_swi
42284ad6884SPeter Tyser	sub	r13, r13, #4			@ space on current stack for scratch reg.
42384ad6884SPeter Tyser	str	r0, [r13]			@ save R0's value.
424e48b7c0aSHeiko Schocher	ldr	r0, IRQ_STACK_START_IN		@ get data regions start
42584ad6884SPeter Tyser	str	lr, [r0]			@ save caller lr in position 0 of saved stack
42684ad6884SPeter Tyser	mrs	r0, spsr			@ get the spsr
42784ad6884SPeter Tyser	str	lr, [r0, #4]			@ save spsr in position 1 of saved stack
42884ad6884SPeter Tyser	ldr	r0, [r13]			@ restore r0
42984ad6884SPeter Tyser	add	r13, r13, #4			@ pop stack entry
43084ad6884SPeter Tyser	.endm
43184ad6884SPeter Tyser
43284ad6884SPeter Tyser	.macro get_irq_stack			@ setup IRQ stack
43384ad6884SPeter Tyser	ldr	sp, IRQ_STACK_START
43484ad6884SPeter Tyser	.endm
43584ad6884SPeter Tyser
43684ad6884SPeter Tyser	.macro get_fiq_stack			@ setup FIQ stack
43784ad6884SPeter Tyser	ldr	sp, FIQ_STACK_START
43884ad6884SPeter Tyser	.endm
439401bb30bSAneesh V#endif	/* CONFIG_SPL_BUILD */
44084ad6884SPeter Tyser
44184ad6884SPeter Tyser/*
44284ad6884SPeter Tyser * exception handlers
44384ad6884SPeter Tyser */
444401bb30bSAneesh V#ifdef CONFIG_SPL_BUILD
44584ad6884SPeter Tyser	.align	5
44684ad6884SPeter Tyserdo_hang:
44784ad6884SPeter Tyser	ldr	sp, _TEXT_BASE			/* use 32 words about stack */
44884ad6884SPeter Tyser	bl	hang				/* hang and never return */
449401bb30bSAneesh V#else	/* !CONFIG_SPL_BUILD */
45084ad6884SPeter Tyser	.align	5
45184ad6884SPeter Tyserundefined_instruction:
45284ad6884SPeter Tyser	get_bad_stack
45384ad6884SPeter Tyser	bad_save_user_regs
45484ad6884SPeter Tyser	bl	do_undefined_instruction
45584ad6884SPeter Tyser
45684ad6884SPeter Tyser	.align	5
45784ad6884SPeter Tysersoftware_interrupt:
45884ad6884SPeter Tyser	get_bad_stack_swi
45984ad6884SPeter Tyser	bad_save_user_regs
46084ad6884SPeter Tyser	bl	do_software_interrupt
46184ad6884SPeter Tyser
46284ad6884SPeter Tyser	.align	5
46384ad6884SPeter Tyserprefetch_abort:
46484ad6884SPeter Tyser	get_bad_stack
46584ad6884SPeter Tyser	bad_save_user_regs
46684ad6884SPeter Tyser	bl	do_prefetch_abort
46784ad6884SPeter Tyser
46884ad6884SPeter Tyser	.align	5
46984ad6884SPeter Tyserdata_abort:
47084ad6884SPeter Tyser	get_bad_stack
47184ad6884SPeter Tyser	bad_save_user_regs
47284ad6884SPeter Tyser	bl	do_data_abort
47384ad6884SPeter Tyser
47484ad6884SPeter Tyser	.align	5
47584ad6884SPeter Tysernot_used:
47684ad6884SPeter Tyser	get_bad_stack
47784ad6884SPeter Tyser	bad_save_user_regs
47884ad6884SPeter Tyser	bl	do_not_used
47984ad6884SPeter Tyser
48084ad6884SPeter Tyser#ifdef CONFIG_USE_IRQ
48184ad6884SPeter Tyser
48284ad6884SPeter Tyser	.align	5
48384ad6884SPeter Tyserirq:
48484ad6884SPeter Tyser	get_irq_stack
48584ad6884SPeter Tyser	irq_save_user_regs
48684ad6884SPeter Tyser	bl	do_irq
48784ad6884SPeter Tyser	irq_restore_user_regs
48884ad6884SPeter Tyser
48984ad6884SPeter Tyser	.align	5
49084ad6884SPeter Tyserfiq:
49184ad6884SPeter Tyser	get_fiq_stack
49284ad6884SPeter Tyser	/* someone ought to write a more effiction fiq_save_user_regs */
49384ad6884SPeter Tyser	irq_save_user_regs
49484ad6884SPeter Tyser	bl	do_fiq
49584ad6884SPeter Tyser	irq_restore_user_regs
49684ad6884SPeter Tyser
49784ad6884SPeter Tyser#else
49884ad6884SPeter Tyser
49984ad6884SPeter Tyser	.align	5
50084ad6884SPeter Tyserirq:
50184ad6884SPeter Tyser	get_bad_stack
50284ad6884SPeter Tyser	bad_save_user_regs
50384ad6884SPeter Tyser	bl	do_irq
50484ad6884SPeter Tyser
50584ad6884SPeter Tyser	.align	5
50684ad6884SPeter Tyserfiq:
50784ad6884SPeter Tyser	get_bad_stack
50884ad6884SPeter Tyser	bad_save_user_regs
50984ad6884SPeter Tyser	bl	do_fiq
51084ad6884SPeter Tyser
51184ad6884SPeter Tyser#endif
51284ad6884SPeter Tyser	.align 5
51384ad6884SPeter Tyser.global arm1136_cache_flush
51484ad6884SPeter Tyserarm1136_cache_flush:
515e47f2db5SAneesh V#if !defined(CONFIG_SYS_ICACHE_OFF)
51684ad6884SPeter Tyser		mcr	p15, 0, r1, c7, c5, 0	@ invalidate I cache
5177e4a9e6dSHeiko Schocher#endif
518e47f2db5SAneesh V#if !defined(CONFIG_SYS_DCACHE_OFF)
5197e4a9e6dSHeiko Schocher		mcr	p15, 0, r1, c7, c14, 0	@ invalidate D cache
5207e4a9e6dSHeiko Schocher#endif
52184ad6884SPeter Tyser		mov	pc, lr			@ back to caller
522401bb30bSAneesh V#endif	/* CONFIG_SPL_BUILD */
523