xref: /rk3399_rockchip-uboot/arch/arm/cpu/arm1136/mx31/devices.c (revision 326ea986ac150acdc7656d57fca647db80b50158)
184ad6884SPeter Tyser /*
284ad6884SPeter Tyser  *
384ad6884SPeter Tyser  * (C) Copyright 2009 Magnus Lilja <lilja.magnus@gmail.com>
484ad6884SPeter Tyser  *
584ad6884SPeter Tyser  * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
684ad6884SPeter Tyser  *
7*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
884ad6884SPeter Tyser  */
984ad6884SPeter Tyser 
1084ad6884SPeter Tyser #include <common.h>
1186271115SStefano Babic #include <asm/arch/imx-regs.h>
1286271115SStefano Babic #include <asm/arch/clock.h>
1384ad6884SPeter Tyser 
mx31_uart1_hw_init(void)1484ad6884SPeter Tyser void mx31_uart1_hw_init(void)
1584ad6884SPeter Tyser {
1684ad6884SPeter Tyser 	/* setup pins for UART1 */
1784ad6884SPeter Tyser 	mx31_gpio_mux(MUX_RXD1__UART1_RXD_MUX);
1884ad6884SPeter Tyser 	mx31_gpio_mux(MUX_TXD1__UART1_TXD_MUX);
1984ad6884SPeter Tyser 	mx31_gpio_mux(MUX_RTS1__UART1_RTS_B);
2084ad6884SPeter Tyser 	mx31_gpio_mux(MUX_CTS1__UART1_CTS_B);
2184ad6884SPeter Tyser }
2284ad6884SPeter Tyser 
mx31_uart2_hw_init(void)23d121d201SHelmut Raiger void mx31_uart2_hw_init(void)
24d121d201SHelmut Raiger {
25d121d201SHelmut Raiger 	/* setup pins for UART2 */
26d121d201SHelmut Raiger 	mx31_gpio_mux(MUX_RXD2__UART2_RXD_MUX);
27d121d201SHelmut Raiger 	mx31_gpio_mux(MUX_TXD2__UART2_TXD_MUX);
28d121d201SHelmut Raiger 	mx31_gpio_mux(MUX_RTS2__UART2_RTS_B);
29d121d201SHelmut Raiger 	mx31_gpio_mux(MUX_CTS2__UART2_CTS_B);
30d121d201SHelmut Raiger }
31d121d201SHelmut Raiger 
3284ad6884SPeter Tyser #ifdef CONFIG_MXC_SPI
33d121d201SHelmut Raiger /*
34d121d201SHelmut Raiger  * Note: putting several spi setups here makes no sense as they may differ
35d121d201SHelmut Raiger  * at board level (physical pin SS0 of CSPI2 may aswell be used as SS0 of CSPI3)
36d121d201SHelmut Raiger  */
mx31_spi2_hw_init(void)3784ad6884SPeter Tyser void mx31_spi2_hw_init(void)
3884ad6884SPeter Tyser {
3984ad6884SPeter Tyser 	/* SPI2 */
4084ad6884SPeter Tyser 	mx31_gpio_mux(MUX_CSPI2_SS2__CSPI2_SS2_B);
4184ad6884SPeter Tyser 	mx31_gpio_mux(MUX_CSPI2_SCLK__CSPI2_CLK);
4284ad6884SPeter Tyser 	mx31_gpio_mux(MUX_CSPI2_SPI_RDY__CSPI2_DATAREADY_B);
4384ad6884SPeter Tyser 	mx31_gpio_mux(MUX_CSPI2_MOSI__CSPI2_MOSI);
4484ad6884SPeter Tyser 	mx31_gpio_mux(MUX_CSPI2_MISO__CSPI2_MISO);
4584ad6884SPeter Tyser 	mx31_gpio_mux(MUX_CSPI2_SS0__CSPI2_SS0_B);
4684ad6884SPeter Tyser 	mx31_gpio_mux(MUX_CSPI2_SS1__CSPI2_SS1_B);
4784ad6884SPeter Tyser 
4884ad6884SPeter Tyser 	/* start SPI2 clock */
4984ad6884SPeter Tyser 	__REG(CCM_CGR2) = __REG(CCM_CGR2) | (3 << 4);
5084ad6884SPeter Tyser }
5184ad6884SPeter Tyser #endif
52