1bdd2596dSAchin Gupta /* 20cea2ae0SManish V Badarkhe * Copyright (c) 2020-2023, Arm Limited and Contributors. All rights reserved. 3bdd2596dSAchin Gupta * 4bdd2596dSAchin Gupta * SPDX-License-Identifier: BSD-3-Clause 5bdd2596dSAchin Gupta */ 6bdd2596dSAchin Gupta 7bdd2596dSAchin Gupta #include <assert.h> 8bdd2596dSAchin Gupta #include <errno.h> 94ce3e99aSScott Branden #include <inttypes.h> 104ce3e99aSScott Branden #include <stdint.h> 11bdd2596dSAchin Gupta #include <string.h> 12bdd2596dSAchin Gupta 13bdd2596dSAchin Gupta #include <arch_helpers.h> 1452696946SOlivier Deprez #include <arch/aarch64/arch_features.h> 15bdd2596dSAchin Gupta #include <bl31/bl31.h> 168cb99c3fSOlivier Deprez #include <bl31/interrupt_mgmt.h> 17bdd2596dSAchin Gupta #include <common/debug.h> 18bdd2596dSAchin Gupta #include <common/runtime_svc.h> 190cea2ae0SManish V Badarkhe #include <common/tbbr/tbbr_img_def.h> 20bdd2596dSAchin Gupta #include <lib/el3_runtime/context_mgmt.h> 210cea2ae0SManish V Badarkhe #include <lib/fconf/fconf.h> 220cea2ae0SManish V Badarkhe #include <lib/fconf/fconf_dyn_cfg_getter.h> 23bdd2596dSAchin Gupta #include <lib/smccc.h> 24bdd2596dSAchin Gupta #include <lib/spinlock.h> 25bdd2596dSAchin Gupta #include <lib/utils.h> 260cea2ae0SManish V Badarkhe #include <lib/xlat_tables/xlat_tables_v2.h> 27bdd2596dSAchin Gupta #include <plat/common/common_def.h> 28bdd2596dSAchin Gupta #include <plat/common/platform.h> 29bdd2596dSAchin Gupta #include <platform_def.h> 30662af36dSJ-Alves #include <services/ffa_svc.h> 316da76075SMarc Bonnici #include <services/spmc_svc.h> 32bdd2596dSAchin Gupta #include <services/spmd_svc.h> 33bdd2596dSAchin Gupta #include <smccc_helpers.h> 34bdd2596dSAchin Gupta #include "spmd_private.h" 35bdd2596dSAchin Gupta 36bdd2596dSAchin Gupta /******************************************************************************* 37bdd2596dSAchin Gupta * SPM Core context information. 38bdd2596dSAchin Gupta ******************************************************************************/ 3952696946SOlivier Deprez static spmd_spm_core_context_t spm_core_context[PLATFORM_CORE_COUNT]; 40bdd2596dSAchin Gupta 41bdd2596dSAchin Gupta /******************************************************************************* 426da76075SMarc Bonnici * SPM Core attribute information is read from its manifest if the SPMC is not 436da76075SMarc Bonnici * at EL3. Else, it is populated from the SPMC directly. 44bdd2596dSAchin Gupta ******************************************************************************/ 4552696946SOlivier Deprez static spmc_manifest_attribute_t spmc_attrs; 460f14d02fSMax Shvetsov 470f14d02fSMax Shvetsov /******************************************************************************* 480f14d02fSMax Shvetsov * SPM Core entry point information. Discovered on the primary core and reused 490f14d02fSMax Shvetsov * on secondary cores. 500f14d02fSMax Shvetsov ******************************************************************************/ 510f14d02fSMax Shvetsov static entry_point_info_t *spmc_ep_info; 520f14d02fSMax Shvetsov 530f14d02fSMax Shvetsov /******************************************************************************* 5402d50bb0SOlivier Deprez * SPM Core context on CPU based on mpidr. 5502d50bb0SOlivier Deprez ******************************************************************************/ 5602d50bb0SOlivier Deprez spmd_spm_core_context_t *spmd_get_context_by_mpidr(uint64_t mpidr) 5702d50bb0SOlivier Deprez { 58f7fb0bf7SMax Shvetsov int core_idx = plat_core_pos_by_mpidr(mpidr); 59f7fb0bf7SMax Shvetsov 60f7fb0bf7SMax Shvetsov if (core_idx < 0) { 614ce3e99aSScott Branden ERROR("Invalid mpidr: %" PRIx64 ", returned ID: %d\n", mpidr, core_idx); 62f7fb0bf7SMax Shvetsov panic(); 63f7fb0bf7SMax Shvetsov } 64f7fb0bf7SMax Shvetsov 65f7fb0bf7SMax Shvetsov return &spm_core_context[core_idx]; 6602d50bb0SOlivier Deprez } 6702d50bb0SOlivier Deprez 6802d50bb0SOlivier Deprez /******************************************************************************* 6952696946SOlivier Deprez * SPM Core context on current CPU get helper. 7052696946SOlivier Deprez ******************************************************************************/ 7152696946SOlivier Deprez spmd_spm_core_context_t *spmd_get_context(void) 7252696946SOlivier Deprez { 7302d50bb0SOlivier Deprez return spmd_get_context_by_mpidr(read_mpidr()); 7452696946SOlivier Deprez } 7552696946SOlivier Deprez 7652696946SOlivier Deprez /******************************************************************************* 77a92bc73bSOlivier Deprez * SPM Core ID getter. 78a92bc73bSOlivier Deprez ******************************************************************************/ 79a92bc73bSOlivier Deprez uint16_t spmd_spmc_id_get(void) 80a92bc73bSOlivier Deprez { 81a92bc73bSOlivier Deprez return spmc_attrs.spmc_id; 82a92bc73bSOlivier Deprez } 83a92bc73bSOlivier Deprez 84a92bc73bSOlivier Deprez /******************************************************************************* 850f14d02fSMax Shvetsov * Static function declaration. 860f14d02fSMax Shvetsov ******************************************************************************/ 870f14d02fSMax Shvetsov static int32_t spmd_init(void); 8823d5ba86SOlivier Deprez static int spmd_spmc_init(void *pm_addr); 89662af36dSJ-Alves static uint64_t spmd_ffa_error_return(void *handle, 9052696946SOlivier Deprez int error_code); 9152696946SOlivier Deprez static uint64_t spmd_smc_forward(uint32_t smc_fid, 9252696946SOlivier Deprez bool secure_origin, 9352696946SOlivier Deprez uint64_t x1, 9452696946SOlivier Deprez uint64_t x2, 9552696946SOlivier Deprez uint64_t x3, 9652696946SOlivier Deprez uint64_t x4, 97bb01a673SMarc Bonnici void *cookie, 98bb01a673SMarc Bonnici void *handle, 99bb01a673SMarc Bonnici uint64_t flags); 100bdd2596dSAchin Gupta 1019944f557SDaniel Boulby /****************************************************************************** 1029944f557SDaniel Boulby * Builds an SPMD to SPMC direct message request. 1039944f557SDaniel Boulby *****************************************************************************/ 1049944f557SDaniel Boulby void spmd_build_spmc_message(gp_regs_t *gpregs, uint8_t target_func, 1059944f557SDaniel Boulby unsigned long long message) 1069944f557SDaniel Boulby { 1079944f557SDaniel Boulby write_ctx_reg(gpregs, CTX_GPREG_X0, FFA_MSG_SEND_DIRECT_REQ_SMC32); 1089944f557SDaniel Boulby write_ctx_reg(gpregs, CTX_GPREG_X1, 1099944f557SDaniel Boulby (SPMD_DIRECT_MSG_ENDPOINT_ID << FFA_DIRECT_MSG_SOURCE_SHIFT) | 1109944f557SDaniel Boulby spmd_spmc_id_get()); 1119944f557SDaniel Boulby write_ctx_reg(gpregs, CTX_GPREG_X2, BIT(31) | target_func); 1129944f557SDaniel Boulby write_ctx_reg(gpregs, CTX_GPREG_X3, message); 1139944f557SDaniel Boulby } 1149944f557SDaniel Boulby 1159944f557SDaniel Boulby 116bdd2596dSAchin Gupta /******************************************************************************* 11752696946SOlivier Deprez * This function takes an SPMC context pointer and performs a synchronous 11852696946SOlivier Deprez * SPMC entry. 119bdd2596dSAchin Gupta ******************************************************************************/ 120bdd2596dSAchin Gupta uint64_t spmd_spm_core_sync_entry(spmd_spm_core_context_t *spmc_ctx) 121bdd2596dSAchin Gupta { 122bdd2596dSAchin Gupta uint64_t rc; 123bdd2596dSAchin Gupta 124bdd2596dSAchin Gupta assert(spmc_ctx != NULL); 125bdd2596dSAchin Gupta 126bdd2596dSAchin Gupta cm_set_context(&(spmc_ctx->cpu_ctx), SECURE); 127bdd2596dSAchin Gupta 128bdd2596dSAchin Gupta /* Restore the context assigned above */ 129033039f8SMax Shvetsov #if SPMD_SPM_AT_SEL2 13028f39f02SMax Shvetsov cm_el2_sysregs_context_restore(SECURE); 131678ce223SOlivier Deprez #else 132678ce223SOlivier Deprez cm_el1_sysregs_context_restore(SECURE); 133033039f8SMax Shvetsov #endif 134bdd2596dSAchin Gupta cm_set_next_eret_context(SECURE); 135bdd2596dSAchin Gupta 136033039f8SMax Shvetsov /* Enter SPMC */ 137bdd2596dSAchin Gupta rc = spmd_spm_core_enter(&spmc_ctx->c_rt_ctx); 138bdd2596dSAchin Gupta 139bdd2596dSAchin Gupta /* Save secure state */ 140033039f8SMax Shvetsov #if SPMD_SPM_AT_SEL2 14128f39f02SMax Shvetsov cm_el2_sysregs_context_save(SECURE); 142678ce223SOlivier Deprez #else 143678ce223SOlivier Deprez cm_el1_sysregs_context_save(SECURE); 144033039f8SMax Shvetsov #endif 145bdd2596dSAchin Gupta 146bdd2596dSAchin Gupta return rc; 147bdd2596dSAchin Gupta } 148bdd2596dSAchin Gupta 149bdd2596dSAchin Gupta /******************************************************************************* 15052696946SOlivier Deprez * This function returns to the place where spmd_spm_core_sync_entry() was 151bdd2596dSAchin Gupta * called originally. 152bdd2596dSAchin Gupta ******************************************************************************/ 153bdd2596dSAchin Gupta __dead2 void spmd_spm_core_sync_exit(uint64_t rc) 154bdd2596dSAchin Gupta { 15552696946SOlivier Deprez spmd_spm_core_context_t *ctx = spmd_get_context(); 156bdd2596dSAchin Gupta 15752696946SOlivier Deprez /* Get current CPU context from SPMC context */ 158bdd2596dSAchin Gupta assert(cm_get_context(SECURE) == &(ctx->cpu_ctx)); 159bdd2596dSAchin Gupta 160bdd2596dSAchin Gupta /* 161bdd2596dSAchin Gupta * The SPMD must have initiated the original request through a 162bdd2596dSAchin Gupta * synchronous entry into SPMC. Jump back to the original C runtime 163bdd2596dSAchin Gupta * context with the value of rc in x0; 164bdd2596dSAchin Gupta */ 165bdd2596dSAchin Gupta spmd_spm_core_exit(ctx->c_rt_ctx, rc); 166bdd2596dSAchin Gupta 167bdd2596dSAchin Gupta panic(); 168bdd2596dSAchin Gupta } 169bdd2596dSAchin Gupta 170bdd2596dSAchin Gupta /******************************************************************************* 17152696946SOlivier Deprez * Jump to the SPM Core for the first time. 172bdd2596dSAchin Gupta ******************************************************************************/ 173bdd2596dSAchin Gupta static int32_t spmd_init(void) 174bdd2596dSAchin Gupta { 17552696946SOlivier Deprez spmd_spm_core_context_t *ctx = spmd_get_context(); 17652696946SOlivier Deprez uint64_t rc; 177bdd2596dSAchin Gupta 17852696946SOlivier Deprez VERBOSE("SPM Core init start.\n"); 1799dcf63ddSOlivier Deprez 180f2dcf418SOlivier Deprez /* Primary boot core enters the SPMC for initialization. */ 181f2dcf418SOlivier Deprez ctx->state = SPMC_STATE_ON_PENDING; 182bdd2596dSAchin Gupta 183bdd2596dSAchin Gupta rc = spmd_spm_core_sync_entry(ctx); 18452696946SOlivier Deprez if (rc != 0ULL) { 1854ce3e99aSScott Branden ERROR("SPMC initialisation failed 0x%" PRIx64 "\n", rc); 18652696946SOlivier Deprez return 0; 187bdd2596dSAchin Gupta } 188bdd2596dSAchin Gupta 1899dcf63ddSOlivier Deprez ctx->state = SPMC_STATE_ON; 1909dcf63ddSOlivier Deprez 19152696946SOlivier Deprez VERBOSE("SPM Core init end.\n"); 192bdd2596dSAchin Gupta 193bdd2596dSAchin Gupta return 1; 194bdd2596dSAchin Gupta } 195bdd2596dSAchin Gupta 196bdd2596dSAchin Gupta /******************************************************************************* 1978cb99c3fSOlivier Deprez * spmd_secure_interrupt_handler 1988cb99c3fSOlivier Deprez * Enter the SPMC for further handling of the secure interrupt by the SPMC 1998cb99c3fSOlivier Deprez * itself or a Secure Partition. 2008cb99c3fSOlivier Deprez ******************************************************************************/ 2018cb99c3fSOlivier Deprez static uint64_t spmd_secure_interrupt_handler(uint32_t id, 2028cb99c3fSOlivier Deprez uint32_t flags, 2038cb99c3fSOlivier Deprez void *handle, 2048cb99c3fSOlivier Deprez void *cookie) 2058cb99c3fSOlivier Deprez { 2068cb99c3fSOlivier Deprez spmd_spm_core_context_t *ctx = spmd_get_context(); 2078cb99c3fSOlivier Deprez gp_regs_t *gpregs = get_gpregs_ctx(&ctx->cpu_ctx); 2088cb99c3fSOlivier Deprez unsigned int linear_id = plat_my_core_pos(); 2098cb99c3fSOlivier Deprez int64_t rc; 2108cb99c3fSOlivier Deprez 2118cb99c3fSOlivier Deprez /* Sanity check the security state when the exception was generated */ 2128cb99c3fSOlivier Deprez assert(get_interrupt_src_ss(flags) == NON_SECURE); 2138cb99c3fSOlivier Deprez 2148cb99c3fSOlivier Deprez /* Sanity check the pointer to this cpu's context */ 2158cb99c3fSOlivier Deprez assert(handle == cm_get_context(NON_SECURE)); 2168cb99c3fSOlivier Deprez 2178cb99c3fSOlivier Deprez /* Save the non-secure context before entering SPMC */ 2188cb99c3fSOlivier Deprez cm_el1_sysregs_context_save(NON_SECURE); 2198cb99c3fSOlivier Deprez #if SPMD_SPM_AT_SEL2 2208cb99c3fSOlivier Deprez cm_el2_sysregs_context_save(NON_SECURE); 2218cb99c3fSOlivier Deprez #endif 2228cb99c3fSOlivier Deprez 2238cb99c3fSOlivier Deprez /* Convey the event to the SPMC through the FFA_INTERRUPT interface. */ 2248cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X0, FFA_INTERRUPT); 2258cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X1, 0); 2268cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X2, 0); 2278cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X3, 0); 2288cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X4, 0); 2298cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X5, 0); 2308cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X6, 0); 2318cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X7, 0); 2328cb99c3fSOlivier Deprez 2338cb99c3fSOlivier Deprez /* Mark current core as handling a secure interrupt. */ 2348cb99c3fSOlivier Deprez ctx->secure_interrupt_ongoing = true; 2358cb99c3fSOlivier Deprez 2368cb99c3fSOlivier Deprez rc = spmd_spm_core_sync_entry(ctx); 2378cb99c3fSOlivier Deprez if (rc != 0ULL) { 2380c23e6f4SOlivier Deprez ERROR("%s failed (%" PRId64 ") on CPU%u\n", __func__, rc, linear_id); 2398cb99c3fSOlivier Deprez } 2408cb99c3fSOlivier Deprez 2418cb99c3fSOlivier Deprez ctx->secure_interrupt_ongoing = false; 2428cb99c3fSOlivier Deprez 2438cb99c3fSOlivier Deprez cm_el1_sysregs_context_restore(NON_SECURE); 2448cb99c3fSOlivier Deprez #if SPMD_SPM_AT_SEL2 2458cb99c3fSOlivier Deprez cm_el2_sysregs_context_restore(NON_SECURE); 2468cb99c3fSOlivier Deprez #endif 2478cb99c3fSOlivier Deprez cm_set_next_eret_context(NON_SECURE); 2488cb99c3fSOlivier Deprez 2498cb99c3fSOlivier Deprez SMC_RET0(&ctx->cpu_ctx); 2508cb99c3fSOlivier Deprez } 2518cb99c3fSOlivier Deprez 252bb6d0a17SOlivier Deprez #if (EL3_EXCEPTION_HANDLING == 0) 253a1e0e871SMadhukar Pappireddy /******************************************************************************* 254a1e0e871SMadhukar Pappireddy * spmd_group0_interrupt_handler_nwd 255a1e0e871SMadhukar Pappireddy * Group0 secure interrupt in the normal world are trapped to EL3. Delegate the 256a1e0e871SMadhukar Pappireddy * handling of the interrupt to the platform handler, and return only upon 257a1e0e871SMadhukar Pappireddy * successfully handling the Group0 interrupt. 258a1e0e871SMadhukar Pappireddy ******************************************************************************/ 259a1e0e871SMadhukar Pappireddy static uint64_t spmd_group0_interrupt_handler_nwd(uint32_t id, 260a1e0e871SMadhukar Pappireddy uint32_t flags, 261a1e0e871SMadhukar Pappireddy void *handle, 262a1e0e871SMadhukar Pappireddy void *cookie) 263a1e0e871SMadhukar Pappireddy { 264a1e0e871SMadhukar Pappireddy uint32_t intid; 265a1e0e871SMadhukar Pappireddy 266a1e0e871SMadhukar Pappireddy /* Sanity check the security state when the exception was generated. */ 267a1e0e871SMadhukar Pappireddy assert(get_interrupt_src_ss(flags) == NON_SECURE); 268a1e0e871SMadhukar Pappireddy 269a1e0e871SMadhukar Pappireddy /* Sanity check the pointer to this cpu's context. */ 270a1e0e871SMadhukar Pappireddy assert(handle == cm_get_context(NON_SECURE)); 271a1e0e871SMadhukar Pappireddy 272a1e0e871SMadhukar Pappireddy assert(id == INTR_ID_UNAVAILABLE); 273a1e0e871SMadhukar Pappireddy 274a1e0e871SMadhukar Pappireddy assert(plat_ic_get_pending_interrupt_type() == INTR_TYPE_EL3); 275a1e0e871SMadhukar Pappireddy 276*6c91fc44SMadhukar Pappireddy intid = plat_ic_acknowledge_interrupt(); 277a1e0e871SMadhukar Pappireddy 278a1e0e871SMadhukar Pappireddy if (plat_spmd_handle_group0_interrupt(intid) < 0) { 279a1e0e871SMadhukar Pappireddy ERROR("Group0 interrupt %u not handled\n", intid); 280a1e0e871SMadhukar Pappireddy panic(); 281a1e0e871SMadhukar Pappireddy } 282a1e0e871SMadhukar Pappireddy 283*6c91fc44SMadhukar Pappireddy /* Deactivate the corresponding Group0 interrupt. */ 284*6c91fc44SMadhukar Pappireddy plat_ic_end_of_interrupt(intid); 285*6c91fc44SMadhukar Pappireddy 286a1e0e871SMadhukar Pappireddy return 0U; 287a1e0e871SMadhukar Pappireddy } 288bb6d0a17SOlivier Deprez #endif 289a1e0e871SMadhukar Pappireddy 2906671b3d8SMadhukar Pappireddy /******************************************************************************* 2916671b3d8SMadhukar Pappireddy * spmd_handle_group0_intr_swd 2926671b3d8SMadhukar Pappireddy * SPMC delegates handling of Group0 secure interrupt to EL3 firmware using 2936671b3d8SMadhukar Pappireddy * FFA_EL3_INTR_HANDLE SMC call. Further, SPMD delegates the handling of the 2946671b3d8SMadhukar Pappireddy * interrupt to the platform handler, and returns only upon successfully 2956671b3d8SMadhukar Pappireddy * handling the Group0 interrupt. 2966671b3d8SMadhukar Pappireddy ******************************************************************************/ 2976671b3d8SMadhukar Pappireddy static uint64_t spmd_handle_group0_intr_swd(void *handle) 2986671b3d8SMadhukar Pappireddy { 2996671b3d8SMadhukar Pappireddy uint32_t intid; 3006671b3d8SMadhukar Pappireddy 3016671b3d8SMadhukar Pappireddy /* Sanity check the pointer to this cpu's context */ 3026671b3d8SMadhukar Pappireddy assert(handle == cm_get_context(SECURE)); 3036671b3d8SMadhukar Pappireddy 3046671b3d8SMadhukar Pappireddy assert(plat_ic_get_pending_interrupt_type() == INTR_TYPE_EL3); 3056671b3d8SMadhukar Pappireddy 306*6c91fc44SMadhukar Pappireddy intid = plat_ic_acknowledge_interrupt(); 3076671b3d8SMadhukar Pappireddy 3086671b3d8SMadhukar Pappireddy /* 3096671b3d8SMadhukar Pappireddy * TODO: Currently due to a limitation in SPMD implementation, the 3106671b3d8SMadhukar Pappireddy * platform handler is expected to not delegate handling to NWd while 3116671b3d8SMadhukar Pappireddy * processing Group0 secure interrupt. 3126671b3d8SMadhukar Pappireddy */ 3136671b3d8SMadhukar Pappireddy if (plat_spmd_handle_group0_interrupt(intid) < 0) { 3146671b3d8SMadhukar Pappireddy /* Group0 interrupt was not handled by the platform. */ 3156671b3d8SMadhukar Pappireddy ERROR("Group0 interrupt %u not handled\n", intid); 3166671b3d8SMadhukar Pappireddy panic(); 3176671b3d8SMadhukar Pappireddy } 3186671b3d8SMadhukar Pappireddy 319*6c91fc44SMadhukar Pappireddy /* Deactivate the corresponding Group0 interrupt. */ 320*6c91fc44SMadhukar Pappireddy plat_ic_end_of_interrupt(intid); 321*6c91fc44SMadhukar Pappireddy 3226671b3d8SMadhukar Pappireddy /* Return success. */ 3236671b3d8SMadhukar Pappireddy SMC_RET8(handle, FFA_SUCCESS_SMC32, FFA_PARAM_MBZ, FFA_PARAM_MBZ, 3246671b3d8SMadhukar Pappireddy FFA_PARAM_MBZ, FFA_PARAM_MBZ, FFA_PARAM_MBZ, FFA_PARAM_MBZ, 3256671b3d8SMadhukar Pappireddy FFA_PARAM_MBZ); 3266671b3d8SMadhukar Pappireddy } 3276671b3d8SMadhukar Pappireddy 3280cea2ae0SManish V Badarkhe #if ENABLE_RME && SPMD_SPM_AT_SEL2 && !RESET_TO_BL31 3290cea2ae0SManish V Badarkhe static int spmd_dynamic_map_mem(uintptr_t base_addr, size_t size, 3300cea2ae0SManish V Badarkhe unsigned int attr, uintptr_t *align_addr, 3310cea2ae0SManish V Badarkhe size_t *align_size) 3320cea2ae0SManish V Badarkhe { 3330cea2ae0SManish V Badarkhe uintptr_t base_addr_align; 3340cea2ae0SManish V Badarkhe size_t mapped_size_align; 3350cea2ae0SManish V Badarkhe int rc; 3360cea2ae0SManish V Badarkhe 3370cea2ae0SManish V Badarkhe /* Page aligned address and size if necessary */ 3380cea2ae0SManish V Badarkhe base_addr_align = page_align(base_addr, DOWN); 3390cea2ae0SManish V Badarkhe mapped_size_align = page_align(size, UP); 3400cea2ae0SManish V Badarkhe 3410cea2ae0SManish V Badarkhe if ((base_addr != base_addr_align) && 3420cea2ae0SManish V Badarkhe (size == mapped_size_align)) { 3430cea2ae0SManish V Badarkhe mapped_size_align += PAGE_SIZE; 3440cea2ae0SManish V Badarkhe } 3450cea2ae0SManish V Badarkhe 3460cea2ae0SManish V Badarkhe /* 3470cea2ae0SManish V Badarkhe * Map dynamically given region with its aligned base address and 3480cea2ae0SManish V Badarkhe * size 3490cea2ae0SManish V Badarkhe */ 3500cea2ae0SManish V Badarkhe rc = mmap_add_dynamic_region((unsigned long long)base_addr_align, 3510cea2ae0SManish V Badarkhe base_addr_align, 3520cea2ae0SManish V Badarkhe mapped_size_align, 3530cea2ae0SManish V Badarkhe attr); 3540cea2ae0SManish V Badarkhe if (rc == 0) { 3550cea2ae0SManish V Badarkhe *align_addr = base_addr_align; 3560cea2ae0SManish V Badarkhe *align_size = mapped_size_align; 3570cea2ae0SManish V Badarkhe } 3580cea2ae0SManish V Badarkhe 3590cea2ae0SManish V Badarkhe return rc; 3600cea2ae0SManish V Badarkhe } 3610cea2ae0SManish V Badarkhe 3620cea2ae0SManish V Badarkhe static void spmd_do_sec_cpy(uintptr_t root_base_addr, uintptr_t sec_base_addr, 3630cea2ae0SManish V Badarkhe size_t size) 3640cea2ae0SManish V Badarkhe { 3650cea2ae0SManish V Badarkhe uintptr_t root_base_addr_align, sec_base_addr_align; 3660cea2ae0SManish V Badarkhe size_t root_mapped_size_align, sec_mapped_size_align; 3670cea2ae0SManish V Badarkhe int rc; 3680cea2ae0SManish V Badarkhe 3690cea2ae0SManish V Badarkhe assert(root_base_addr != 0UL); 3700cea2ae0SManish V Badarkhe assert(sec_base_addr != 0UL); 3710cea2ae0SManish V Badarkhe assert(size != 0UL); 3720cea2ae0SManish V Badarkhe 3730cea2ae0SManish V Badarkhe /* Map the memory with required attributes */ 3740cea2ae0SManish V Badarkhe rc = spmd_dynamic_map_mem(root_base_addr, size, MT_RO_DATA | MT_ROOT, 3750cea2ae0SManish V Badarkhe &root_base_addr_align, 3760cea2ae0SManish V Badarkhe &root_mapped_size_align); 3770cea2ae0SManish V Badarkhe if (rc != 0) { 3780cea2ae0SManish V Badarkhe ERROR("%s %s %lu (%d)\n", "Error while mapping", "root region", 3790cea2ae0SManish V Badarkhe root_base_addr, rc); 3800cea2ae0SManish V Badarkhe panic(); 3810cea2ae0SManish V Badarkhe } 3820cea2ae0SManish V Badarkhe 3830cea2ae0SManish V Badarkhe rc = spmd_dynamic_map_mem(sec_base_addr, size, MT_RW_DATA | MT_SECURE, 3840cea2ae0SManish V Badarkhe &sec_base_addr_align, &sec_mapped_size_align); 3850cea2ae0SManish V Badarkhe if (rc != 0) { 3860cea2ae0SManish V Badarkhe ERROR("%s %s %lu (%d)\n", "Error while mapping", 3870cea2ae0SManish V Badarkhe "secure region", sec_base_addr, rc); 3880cea2ae0SManish V Badarkhe panic(); 3890cea2ae0SManish V Badarkhe } 3900cea2ae0SManish V Badarkhe 3910cea2ae0SManish V Badarkhe /* Do copy operation */ 3920cea2ae0SManish V Badarkhe (void)memcpy((void *)sec_base_addr, (void *)root_base_addr, size); 3930cea2ae0SManish V Badarkhe 3940cea2ae0SManish V Badarkhe /* Unmap root memory region */ 3950cea2ae0SManish V Badarkhe rc = mmap_remove_dynamic_region(root_base_addr_align, 3960cea2ae0SManish V Badarkhe root_mapped_size_align); 3970cea2ae0SManish V Badarkhe if (rc != 0) { 3980cea2ae0SManish V Badarkhe ERROR("%s %s %lu (%d)\n", "Error while unmapping", 3990cea2ae0SManish V Badarkhe "root region", root_base_addr_align, rc); 4000cea2ae0SManish V Badarkhe panic(); 4010cea2ae0SManish V Badarkhe } 4020cea2ae0SManish V Badarkhe 4030cea2ae0SManish V Badarkhe /* Unmap secure memory region */ 4040cea2ae0SManish V Badarkhe rc = mmap_remove_dynamic_region(sec_base_addr_align, 4050cea2ae0SManish V Badarkhe sec_mapped_size_align); 4060cea2ae0SManish V Badarkhe if (rc != 0) { 4070cea2ae0SManish V Badarkhe ERROR("%s %s %lu (%d)\n", "Error while unmapping", 4080cea2ae0SManish V Badarkhe "secure region", sec_base_addr_align, rc); 4090cea2ae0SManish V Badarkhe panic(); 4100cea2ae0SManish V Badarkhe } 4110cea2ae0SManish V Badarkhe } 4120cea2ae0SManish V Badarkhe #endif /* ENABLE_RME && SPMD_SPM_AT_SEL2 && !RESET_TO_BL31 */ 4130cea2ae0SManish V Badarkhe 4148cb99c3fSOlivier Deprez /******************************************************************************* 41552696946SOlivier Deprez * Loads SPMC manifest and inits SPMC. 4160f14d02fSMax Shvetsov ******************************************************************************/ 41723d5ba86SOlivier Deprez static int spmd_spmc_init(void *pm_addr) 4180f14d02fSMax Shvetsov { 419f2dcf418SOlivier Deprez cpu_context_t *cpu_ctx; 420f2dcf418SOlivier Deprez unsigned int core_id; 4218cb99c3fSOlivier Deprez uint32_t ep_attr, flags; 42252696946SOlivier Deprez int rc; 4230cea2ae0SManish V Badarkhe const struct dyn_cfg_dtb_info_t *image_info __unused; 4240f14d02fSMax Shvetsov 42552696946SOlivier Deprez /* Load the SPM Core manifest */ 42623d5ba86SOlivier Deprez rc = plat_spm_core_manifest_load(&spmc_attrs, pm_addr); 4270f14d02fSMax Shvetsov if (rc != 0) { 42852696946SOlivier Deprez WARN("No or invalid SPM Core manifest image provided by BL2\n"); 42952696946SOlivier Deprez return rc; 4300f14d02fSMax Shvetsov } 4310f14d02fSMax Shvetsov 4320f14d02fSMax Shvetsov /* 43352696946SOlivier Deprez * Ensure that the SPM Core version is compatible with the SPM 43452696946SOlivier Deprez * Dispatcher version. 4350f14d02fSMax Shvetsov */ 436662af36dSJ-Alves if ((spmc_attrs.major_version != FFA_VERSION_MAJOR) || 437662af36dSJ-Alves (spmc_attrs.minor_version > FFA_VERSION_MINOR)) { 438662af36dSJ-Alves WARN("Unsupported FFA version (%u.%u)\n", 4390f14d02fSMax Shvetsov spmc_attrs.major_version, spmc_attrs.minor_version); 44052696946SOlivier Deprez return -EINVAL; 4410f14d02fSMax Shvetsov } 4420f14d02fSMax Shvetsov 443662af36dSJ-Alves VERBOSE("FFA version (%u.%u)\n", spmc_attrs.major_version, 4440f14d02fSMax Shvetsov spmc_attrs.minor_version); 4450f14d02fSMax Shvetsov 44652696946SOlivier Deprez VERBOSE("SPM Core run time EL%x.\n", 447033039f8SMax Shvetsov SPMD_SPM_AT_SEL2 ? MODE_EL2 : MODE_EL1); 4480f14d02fSMax Shvetsov 449ac03ac5eSMax Shvetsov /* Validate the SPMC ID, Ensure high bit is set */ 45052696946SOlivier Deprez if (((spmc_attrs.spmc_id >> SPMC_SECURE_ID_SHIFT) & 45152696946SOlivier Deprez SPMC_SECURE_ID_MASK) == 0U) { 45252696946SOlivier Deprez WARN("Invalid ID (0x%x) for SPMC.\n", spmc_attrs.spmc_id); 45352696946SOlivier Deprez return -EINVAL; 454ac03ac5eSMax Shvetsov } 455ac03ac5eSMax Shvetsov 45652696946SOlivier Deprez /* Validate the SPM Core execution state */ 4570f14d02fSMax Shvetsov if ((spmc_attrs.exec_state != MODE_RW_64) && 4580f14d02fSMax Shvetsov (spmc_attrs.exec_state != MODE_RW_32)) { 45923d5ba86SOlivier Deprez WARN("Unsupported %s%x.\n", "SPM Core execution state 0x", 4600f14d02fSMax Shvetsov spmc_attrs.exec_state); 46152696946SOlivier Deprez return -EINVAL; 4620f14d02fSMax Shvetsov } 4630f14d02fSMax Shvetsov 46423d5ba86SOlivier Deprez VERBOSE("%s%x.\n", "SPM Core execution state 0x", 46523d5ba86SOlivier Deprez spmc_attrs.exec_state); 4660f14d02fSMax Shvetsov 467033039f8SMax Shvetsov #if SPMD_SPM_AT_SEL2 468033039f8SMax Shvetsov /* Ensure manifest has not requested AArch32 state in S-EL2 */ 469033039f8SMax Shvetsov if (spmc_attrs.exec_state == MODE_RW_32) { 470033039f8SMax Shvetsov WARN("AArch32 state at S-EL2 is not supported.\n"); 47152696946SOlivier Deprez return -EINVAL; 4720f14d02fSMax Shvetsov } 4730f14d02fSMax Shvetsov 4740f14d02fSMax Shvetsov /* 4750f14d02fSMax Shvetsov * Check if S-EL2 is supported on this system if S-EL2 4760f14d02fSMax Shvetsov * is required for SPM 4770f14d02fSMax Shvetsov */ 478623f6140SAndre Przywara if (!is_feat_sel2_supported()) { 47952696946SOlivier Deprez WARN("SPM Core run time S-EL2 is not supported.\n"); 48052696946SOlivier Deprez return -EINVAL; 4810f14d02fSMax Shvetsov } 482033039f8SMax Shvetsov #endif /* SPMD_SPM_AT_SEL2 */ 4830f14d02fSMax Shvetsov 4840f14d02fSMax Shvetsov /* Initialise an entrypoint to set up the CPU context */ 4850f14d02fSMax Shvetsov ep_attr = SECURE | EP_ST_ENABLE; 48652696946SOlivier Deprez if ((read_sctlr_el3() & SCTLR_EE_BIT) != 0ULL) { 4870f14d02fSMax Shvetsov ep_attr |= EP_EE_BIG; 4880f14d02fSMax Shvetsov } 4890f14d02fSMax Shvetsov 4900f14d02fSMax Shvetsov SET_PARAM_HEAD(spmc_ep_info, PARAM_EP, VERSION_1, ep_attr); 4910f14d02fSMax Shvetsov 4920f14d02fSMax Shvetsov /* 49352696946SOlivier Deprez * Populate SPSR for SPM Core based upon validated parameters from the 49452696946SOlivier Deprez * manifest. 4950f14d02fSMax Shvetsov */ 4960f14d02fSMax Shvetsov if (spmc_attrs.exec_state == MODE_RW_32) { 4970f14d02fSMax Shvetsov spmc_ep_info->spsr = SPSR_MODE32(MODE32_svc, SPSR_T_ARM, 4980f14d02fSMax Shvetsov SPSR_E_LITTLE, 4990f14d02fSMax Shvetsov DAIF_FIQ_BIT | 5000f14d02fSMax Shvetsov DAIF_IRQ_BIT | 5010f14d02fSMax Shvetsov DAIF_ABT_BIT); 5020f14d02fSMax Shvetsov } else { 503033039f8SMax Shvetsov 504033039f8SMax Shvetsov #if SPMD_SPM_AT_SEL2 505033039f8SMax Shvetsov static const uint32_t runtime_el = MODE_EL2; 506033039f8SMax Shvetsov #else 507033039f8SMax Shvetsov static const uint32_t runtime_el = MODE_EL1; 508033039f8SMax Shvetsov #endif 509033039f8SMax Shvetsov spmc_ep_info->spsr = SPSR_64(runtime_el, 5100f14d02fSMax Shvetsov MODE_SP_ELX, 5110f14d02fSMax Shvetsov DISABLE_ALL_EXCEPTIONS); 5120f14d02fSMax Shvetsov } 5130f14d02fSMax Shvetsov 5140cea2ae0SManish V Badarkhe #if ENABLE_RME && SPMD_SPM_AT_SEL2 && !RESET_TO_BL31 5150cea2ae0SManish V Badarkhe image_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TOS_FW_CONFIG_ID); 5160cea2ae0SManish V Badarkhe assert(image_info != NULL); 5170cea2ae0SManish V Badarkhe 5180cea2ae0SManish V Badarkhe if ((image_info->config_addr == 0UL) || 5190cea2ae0SManish V Badarkhe (image_info->secondary_config_addr == 0UL) || 5200cea2ae0SManish V Badarkhe (image_info->config_max_size == 0UL)) { 5210cea2ae0SManish V Badarkhe return -EINVAL; 5220cea2ae0SManish V Badarkhe } 5230cea2ae0SManish V Badarkhe 5240cea2ae0SManish V Badarkhe /* Copy manifest from root->secure region */ 5250cea2ae0SManish V Badarkhe spmd_do_sec_cpy(image_info->config_addr, 5260cea2ae0SManish V Badarkhe image_info->secondary_config_addr, 5270cea2ae0SManish V Badarkhe image_info->config_max_size); 5280cea2ae0SManish V Badarkhe 5290cea2ae0SManish V Badarkhe /* Update ep info of BL32 */ 5300cea2ae0SManish V Badarkhe assert(spmc_ep_info != NULL); 5310cea2ae0SManish V Badarkhe spmc_ep_info->args.arg0 = image_info->secondary_config_addr; 5320cea2ae0SManish V Badarkhe #endif /* ENABLE_RME && SPMD_SPM_AT_SEL2 && !RESET_TO_BL31 */ 5330cea2ae0SManish V Badarkhe 534f2dcf418SOlivier Deprez /* Set an initial SPMC context state for all cores. */ 535f2dcf418SOlivier Deprez for (core_id = 0U; core_id < PLATFORM_CORE_COUNT; core_id++) { 536f2dcf418SOlivier Deprez spm_core_context[core_id].state = SPMC_STATE_OFF; 5370f14d02fSMax Shvetsov 538f2dcf418SOlivier Deprez /* Setup an initial cpu context for the SPMC. */ 539f2dcf418SOlivier Deprez cpu_ctx = &spm_core_context[core_id].cpu_ctx; 540f2dcf418SOlivier Deprez cm_setup_context(cpu_ctx, spmc_ep_info); 5410f14d02fSMax Shvetsov 542f2dcf418SOlivier Deprez /* 543f2dcf418SOlivier Deprez * Pass the core linear ID to the SPMC through x4. 544f2dcf418SOlivier Deprez * (TF-A implementation defined behavior helping 545f2dcf418SOlivier Deprez * a legacy TOS migration to adopt FF-A). 546f2dcf418SOlivier Deprez */ 547f2dcf418SOlivier Deprez write_ctx_reg(get_gpregs_ctx(cpu_ctx), CTX_GPREG_X4, core_id); 548f2dcf418SOlivier Deprez } 5490f14d02fSMax Shvetsov 550a334c4e6SOlivier Deprez /* Register power management hooks with PSCI */ 551a334c4e6SOlivier Deprez psci_register_spd_pm_hook(&spmd_pm); 552a334c4e6SOlivier Deprez 5530f14d02fSMax Shvetsov /* Register init function for deferred init. */ 5540f14d02fSMax Shvetsov bl31_register_bl32_init(&spmd_init); 5550f14d02fSMax Shvetsov 556f2dcf418SOlivier Deprez INFO("SPM Core setup done.\n"); 557f2dcf418SOlivier Deprez 5588cb99c3fSOlivier Deprez /* 5598cb99c3fSOlivier Deprez * Register an interrupt handler routing secure interrupts to SPMD 5608cb99c3fSOlivier Deprez * while the NWd is running. 5618cb99c3fSOlivier Deprez */ 5628cb99c3fSOlivier Deprez flags = 0; 5638cb99c3fSOlivier Deprez set_interrupt_rm_flag(flags, NON_SECURE); 5648cb99c3fSOlivier Deprez rc = register_interrupt_type_handler(INTR_TYPE_S_EL1, 5658cb99c3fSOlivier Deprez spmd_secure_interrupt_handler, 5668cb99c3fSOlivier Deprez flags); 5678cb99c3fSOlivier Deprez if (rc != 0) { 5688cb99c3fSOlivier Deprez panic(); 5698cb99c3fSOlivier Deprez } 5708cb99c3fSOlivier Deprez 571a1e0e871SMadhukar Pappireddy /* 572bb6d0a17SOlivier Deprez * Permit configurations where the SPM resides at S-EL1/2 and upon a 573bb6d0a17SOlivier Deprez * Group0 interrupt triggering while the normal world runs, the 574bb6d0a17SOlivier Deprez * interrupt is routed either through the EHF or directly to the SPMD: 575bb6d0a17SOlivier Deprez * 576bb6d0a17SOlivier Deprez * EL3_EXCEPTION_HANDLING=0: the Group0 interrupt is routed to the SPMD 577bb6d0a17SOlivier Deprez * for handling by spmd_group0_interrupt_handler_nwd. 578bb6d0a17SOlivier Deprez * 579bb6d0a17SOlivier Deprez * EL3_EXCEPTION_HANDLING=1: the Group0 interrupt is routed to the EHF. 580bb6d0a17SOlivier Deprez * 581bb6d0a17SOlivier Deprez */ 582bb6d0a17SOlivier Deprez #if (EL3_EXCEPTION_HANDLING == 0) 583bb6d0a17SOlivier Deprez /* 584a1e0e871SMadhukar Pappireddy * Register an interrupt handler routing Group0 interrupts to SPMD 585a1e0e871SMadhukar Pappireddy * while the NWd is running. 586a1e0e871SMadhukar Pappireddy */ 587a1e0e871SMadhukar Pappireddy rc = register_interrupt_type_handler(INTR_TYPE_EL3, 588a1e0e871SMadhukar Pappireddy spmd_group0_interrupt_handler_nwd, 589a1e0e871SMadhukar Pappireddy flags); 590a1e0e871SMadhukar Pappireddy if (rc != 0) { 591a1e0e871SMadhukar Pappireddy panic(); 592a1e0e871SMadhukar Pappireddy } 593bb6d0a17SOlivier Deprez #endif 594bb6d0a17SOlivier Deprez 5950f14d02fSMax Shvetsov return 0; 5960f14d02fSMax Shvetsov } 5970f14d02fSMax Shvetsov 5980f14d02fSMax Shvetsov /******************************************************************************* 59952696946SOlivier Deprez * Initialize context of SPM Core. 600bdd2596dSAchin Gupta ******************************************************************************/ 6010f14d02fSMax Shvetsov int spmd_setup(void) 602bdd2596dSAchin Gupta { 603bdd2596dSAchin Gupta int rc; 6046da76075SMarc Bonnici void *spmc_manifest; 6056da76075SMarc Bonnici 6066da76075SMarc Bonnici /* 6076da76075SMarc Bonnici * If the SPMC is at EL3, then just initialise it directly. The 6086da76075SMarc Bonnici * shenanigans of when it is at a lower EL are not needed. 6096da76075SMarc Bonnici */ 6106da76075SMarc Bonnici if (is_spmc_at_el3()) { 6116da76075SMarc Bonnici /* Allow the SPMC to populate its attributes directly. */ 6126da76075SMarc Bonnici spmc_populate_attrs(&spmc_attrs); 6136da76075SMarc Bonnici 6146da76075SMarc Bonnici rc = spmc_setup(); 6156da76075SMarc Bonnici if (rc != 0) { 6160d33649eSOlivier Deprez WARN("SPMC initialisation failed 0x%x.\n", rc); 6176da76075SMarc Bonnici } 6180d33649eSOlivier Deprez return 0; 6196da76075SMarc Bonnici } 620bdd2596dSAchin Gupta 621bdd2596dSAchin Gupta spmc_ep_info = bl31_plat_get_next_image_ep_info(SECURE); 62252696946SOlivier Deprez if (spmc_ep_info == NULL) { 62352696946SOlivier Deprez WARN("No SPM Core image provided by BL2 boot loader.\n"); 6240d33649eSOlivier Deprez return 0; 625bdd2596dSAchin Gupta } 626bdd2596dSAchin Gupta 627bdd2596dSAchin Gupta /* Under no circumstances will this parameter be 0 */ 62852696946SOlivier Deprez assert(spmc_ep_info->pc != 0ULL); 629bdd2596dSAchin Gupta 630bdd2596dSAchin Gupta /* 631bdd2596dSAchin Gupta * Check if BL32 ep_info has a reference to 'tos_fw_config'. This will 63252696946SOlivier Deprez * be used as a manifest for the SPM Core at the next lower EL/mode. 633bdd2596dSAchin Gupta */ 63423d5ba86SOlivier Deprez spmc_manifest = (void *)spmc_ep_info->args.arg0; 63523d5ba86SOlivier Deprez if (spmc_manifest == NULL) { 6360d33649eSOlivier Deprez WARN("Invalid or absent SPM Core manifest.\n"); 6370d33649eSOlivier Deprez return 0; 638bdd2596dSAchin Gupta } 639bdd2596dSAchin Gupta 6400f14d02fSMax Shvetsov /* Load manifest, init SPMC */ 64123d5ba86SOlivier Deprez rc = spmd_spmc_init(spmc_manifest); 6420f14d02fSMax Shvetsov if (rc != 0) { 64352696946SOlivier Deprez WARN("Booting device without SPM initialization.\n"); 644bdd2596dSAchin Gupta } 645bdd2596dSAchin Gupta 6460d33649eSOlivier Deprez return 0; 6470f14d02fSMax Shvetsov } 6480f14d02fSMax Shvetsov 6490f14d02fSMax Shvetsov /******************************************************************************* 650bb01a673SMarc Bonnici * Forward FF-A SMCs to the other security state. 6510f14d02fSMax Shvetsov ******************************************************************************/ 652bb01a673SMarc Bonnici uint64_t spmd_smc_switch_state(uint32_t smc_fid, 65352696946SOlivier Deprez bool secure_origin, 65452696946SOlivier Deprez uint64_t x1, 65552696946SOlivier Deprez uint64_t x2, 65652696946SOlivier Deprez uint64_t x3, 65752696946SOlivier Deprez uint64_t x4, 65852696946SOlivier Deprez void *handle) 6590f14d02fSMax Shvetsov { 660c2901419SOlivier Deprez unsigned int secure_state_in = (secure_origin) ? SECURE : NON_SECURE; 661c2901419SOlivier Deprez unsigned int secure_state_out = (!secure_origin) ? SECURE : NON_SECURE; 66293ff138bSOlivier Deprez 6630f14d02fSMax Shvetsov /* Save incoming security state */ 664033039f8SMax Shvetsov #if SPMD_SPM_AT_SEL2 665678ce223SOlivier Deprez if (secure_state_in == NON_SECURE) { 666678ce223SOlivier Deprez cm_el1_sysregs_context_save(secure_state_in); 667678ce223SOlivier Deprez } 66893ff138bSOlivier Deprez cm_el2_sysregs_context_save(secure_state_in); 669678ce223SOlivier Deprez #else 670678ce223SOlivier Deprez cm_el1_sysregs_context_save(secure_state_in); 671033039f8SMax Shvetsov #endif 6720f14d02fSMax Shvetsov 6730f14d02fSMax Shvetsov /* Restore outgoing security state */ 674033039f8SMax Shvetsov #if SPMD_SPM_AT_SEL2 675678ce223SOlivier Deprez if (secure_state_out == NON_SECURE) { 676678ce223SOlivier Deprez cm_el1_sysregs_context_restore(secure_state_out); 677678ce223SOlivier Deprez } 67893ff138bSOlivier Deprez cm_el2_sysregs_context_restore(secure_state_out); 679678ce223SOlivier Deprez #else 680678ce223SOlivier Deprez cm_el1_sysregs_context_restore(secure_state_out); 681033039f8SMax Shvetsov #endif 68293ff138bSOlivier Deprez cm_set_next_eret_context(secure_state_out); 6830f14d02fSMax Shvetsov 684eaaf517cSRaghu Krishnamurthy #if SPMD_SPM_AT_SEL2 685eaaf517cSRaghu Krishnamurthy /* 686eaaf517cSRaghu Krishnamurthy * If SPMC is at SEL2, save additional registers x8-x17, which may 687eaaf517cSRaghu Krishnamurthy * be used in FF-A calls such as FFA_PARTITION_INFO_GET_REGS. 688eaaf517cSRaghu Krishnamurthy * Note that technically, all SPMCs can support this, but this code is 689eaaf517cSRaghu Krishnamurthy * under ifdef to minimize breakage in case other SPMCs do not save 690eaaf517cSRaghu Krishnamurthy * and restore x8-x17. 691eaaf517cSRaghu Krishnamurthy * We also need to pass through these registers since not all FF-A ABIs 692eaaf517cSRaghu Krishnamurthy * modify x8-x17, in which case, SMCCC requires that these registers be 693eaaf517cSRaghu Krishnamurthy * preserved, so the SPMD passes through these registers and expects the 694eaaf517cSRaghu Krishnamurthy * SPMC to save and restore (potentially also modify) them. 695eaaf517cSRaghu Krishnamurthy */ 696eaaf517cSRaghu Krishnamurthy SMC_RET18(cm_get_context(secure_state_out), smc_fid, x1, x2, x3, x4, 697eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X5), 698eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X6), 699eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X7), 700eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X8), 701eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X9), 702eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X10), 703eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X11), 704eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X12), 705eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X13), 706eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X14), 707eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X15), 708eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X16), 709eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X17) 710eaaf517cSRaghu Krishnamurthy ); 711eaaf517cSRaghu Krishnamurthy 712eaaf517cSRaghu Krishnamurthy #else 71393ff138bSOlivier Deprez SMC_RET8(cm_get_context(secure_state_out), smc_fid, x1, x2, x3, x4, 7140f14d02fSMax Shvetsov SMC_GET_GP(handle, CTX_GPREG_X5), 7150f14d02fSMax Shvetsov SMC_GET_GP(handle, CTX_GPREG_X6), 7160f14d02fSMax Shvetsov SMC_GET_GP(handle, CTX_GPREG_X7)); 717eaaf517cSRaghu Krishnamurthy #endif 7180f14d02fSMax Shvetsov } 7190f14d02fSMax Shvetsov 7200f14d02fSMax Shvetsov /******************************************************************************* 721bb01a673SMarc Bonnici * Forward SMCs to the other security state. 722bb01a673SMarc Bonnici ******************************************************************************/ 723bb01a673SMarc Bonnici static uint64_t spmd_smc_forward(uint32_t smc_fid, 724bb01a673SMarc Bonnici bool secure_origin, 725bb01a673SMarc Bonnici uint64_t x1, 726bb01a673SMarc Bonnici uint64_t x2, 727bb01a673SMarc Bonnici uint64_t x3, 728bb01a673SMarc Bonnici uint64_t x4, 729bb01a673SMarc Bonnici void *cookie, 730bb01a673SMarc Bonnici void *handle, 731bb01a673SMarc Bonnici uint64_t flags) 732bb01a673SMarc Bonnici { 733bb01a673SMarc Bonnici if (is_spmc_at_el3() && !secure_origin) { 734bb01a673SMarc Bonnici return spmc_smc_handler(smc_fid, secure_origin, x1, x2, x3, x4, 735bb01a673SMarc Bonnici cookie, handle, flags); 736bb01a673SMarc Bonnici } 737bb01a673SMarc Bonnici return spmd_smc_switch_state(smc_fid, secure_origin, x1, x2, x3, x4, 738bb01a673SMarc Bonnici handle); 739bb01a673SMarc Bonnici 740bb01a673SMarc Bonnici } 741bb01a673SMarc Bonnici 742bb01a673SMarc Bonnici /******************************************************************************* 743662af36dSJ-Alves * Return FFA_ERROR with specified error code 7440f14d02fSMax Shvetsov ******************************************************************************/ 745662af36dSJ-Alves static uint64_t spmd_ffa_error_return(void *handle, int error_code) 7460f14d02fSMax Shvetsov { 747e46b2fd2SJ-Alves SMC_RET8(handle, (uint32_t) FFA_ERROR, 748e46b2fd2SJ-Alves FFA_TARGET_INFO_MBZ, (uint32_t)error_code, 749662af36dSJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ, FFA_PARAM_MBZ, 750662af36dSJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ); 751bdd2596dSAchin Gupta } 752bdd2596dSAchin Gupta 753f0d743dbSOlivier Deprez /******************************************************************************* 754f0d743dbSOlivier Deprez * spmd_check_address_in_binary_image 755f0d743dbSOlivier Deprez ******************************************************************************/ 756f0d743dbSOlivier Deprez bool spmd_check_address_in_binary_image(uint64_t address) 757f0d743dbSOlivier Deprez { 758f0d743dbSOlivier Deprez assert(!check_uptr_overflow(spmc_attrs.load_address, spmc_attrs.binary_size)); 759f0d743dbSOlivier Deprez 760f0d743dbSOlivier Deprez return ((address >= spmc_attrs.load_address) && 761f0d743dbSOlivier Deprez (address < (spmc_attrs.load_address + spmc_attrs.binary_size))); 762f0d743dbSOlivier Deprez } 763f0d743dbSOlivier Deprez 764c2901419SOlivier Deprez /****************************************************************************** 765c2901419SOlivier Deprez * spmd_is_spmc_message 766c2901419SOlivier Deprez *****************************************************************************/ 767c2901419SOlivier Deprez static bool spmd_is_spmc_message(unsigned int ep) 768c2901419SOlivier Deprez { 769bb01a673SMarc Bonnici if (is_spmc_at_el3()) { 770bb01a673SMarc Bonnici return false; 771bb01a673SMarc Bonnici } 772bb01a673SMarc Bonnici 773c2901419SOlivier Deprez return ((ffa_endpoint_destination(ep) == SPMD_DIRECT_MSG_ENDPOINT_ID) 774c2901419SOlivier Deprez && (ffa_endpoint_source(ep) == spmc_attrs.spmc_id)); 775c2901419SOlivier Deprez } 776c2901419SOlivier Deprez 777f0d743dbSOlivier Deprez /****************************************************************************** 778f0d743dbSOlivier Deprez * spmd_handle_spmc_message 779f0d743dbSOlivier Deprez *****************************************************************************/ 780a92bc73bSOlivier Deprez static int spmd_handle_spmc_message(unsigned long long msg, 781a92bc73bSOlivier Deprez unsigned long long parm1, unsigned long long parm2, 782a92bc73bSOlivier Deprez unsigned long long parm3, unsigned long long parm4) 783f0d743dbSOlivier Deprez { 784f0d743dbSOlivier Deprez VERBOSE("%s %llx %llx %llx %llx %llx\n", __func__, 785f0d743dbSOlivier Deprez msg, parm1, parm2, parm3, parm4); 786f0d743dbSOlivier Deprez 787f0d743dbSOlivier Deprez return -EINVAL; 788f0d743dbSOlivier Deprez } 789f0d743dbSOlivier Deprez 790bdd2596dSAchin Gupta /******************************************************************************* 791bb01a673SMarc Bonnici * This function forwards FF-A SMCs to either the main SPMD handler or the 792bb01a673SMarc Bonnici * SPMC at EL3, depending on the origin security state, if enabled. 793bb01a673SMarc Bonnici ******************************************************************************/ 794bb01a673SMarc Bonnici uint64_t spmd_ffa_smc_handler(uint32_t smc_fid, 795bb01a673SMarc Bonnici uint64_t x1, 796bb01a673SMarc Bonnici uint64_t x2, 797bb01a673SMarc Bonnici uint64_t x3, 798bb01a673SMarc Bonnici uint64_t x4, 799bb01a673SMarc Bonnici void *cookie, 800bb01a673SMarc Bonnici void *handle, 801bb01a673SMarc Bonnici uint64_t flags) 802bb01a673SMarc Bonnici { 803bb01a673SMarc Bonnici if (is_spmc_at_el3()) { 804bb01a673SMarc Bonnici /* 805bb01a673SMarc Bonnici * If we have an SPMC at EL3 allow handling of the SMC first. 806bb01a673SMarc Bonnici * The SPMC will call back through to SPMD handler if required. 807bb01a673SMarc Bonnici */ 808bb01a673SMarc Bonnici if (is_caller_secure(flags)) { 809bb01a673SMarc Bonnici return spmc_smc_handler(smc_fid, 810bb01a673SMarc Bonnici is_caller_secure(flags), 811bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 812bb01a673SMarc Bonnici handle, flags); 813bb01a673SMarc Bonnici } 814bb01a673SMarc Bonnici } 815bb01a673SMarc Bonnici return spmd_smc_handler(smc_fid, x1, x2, x3, x4, cookie, 816bb01a673SMarc Bonnici handle, flags); 817bb01a673SMarc Bonnici } 818bb01a673SMarc Bonnici 819bb01a673SMarc Bonnici /******************************************************************************* 820662af36dSJ-Alves * This function handles all SMCs in the range reserved for FFA. Each call is 821bdd2596dSAchin Gupta * either forwarded to the other security state or handled by the SPM dispatcher 822bdd2596dSAchin Gupta ******************************************************************************/ 82352696946SOlivier Deprez uint64_t spmd_smc_handler(uint32_t smc_fid, 82452696946SOlivier Deprez uint64_t x1, 82552696946SOlivier Deprez uint64_t x2, 82652696946SOlivier Deprez uint64_t x3, 82752696946SOlivier Deprez uint64_t x4, 82852696946SOlivier Deprez void *cookie, 82952696946SOlivier Deprez void *handle, 830bdd2596dSAchin Gupta uint64_t flags) 831bdd2596dSAchin Gupta { 832cdb49d47SOlivier Deprez unsigned int linear_id = plat_my_core_pos(); 83352696946SOlivier Deprez spmd_spm_core_context_t *ctx = spmd_get_context(); 83493ff138bSOlivier Deprez bool secure_origin; 83593ff138bSOlivier Deprez int32_t ret; 8364388f28fSJ-Alves uint32_t input_version; 837bdd2596dSAchin Gupta 838bdd2596dSAchin Gupta /* Determine which security state this SMC originated from */ 83993ff138bSOlivier Deprez secure_origin = is_caller_secure(flags); 840bdd2596dSAchin Gupta 8414ce3e99aSScott Branden VERBOSE("SPM(%u): 0x%x 0x%" PRIx64 " 0x%" PRIx64 " 0x%" PRIx64 " 0x%" PRIx64 8424ce3e99aSScott Branden " 0x%" PRIx64 " 0x%" PRIx64 " 0x%" PRIx64 "\n", 843cdb49d47SOlivier Deprez linear_id, smc_fid, x1, x2, x3, x4, 844cdb49d47SOlivier Deprez SMC_GET_GP(handle, CTX_GPREG_X5), 845bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X6), 846bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X7)); 847bdd2596dSAchin Gupta 848bdd2596dSAchin Gupta switch (smc_fid) { 849662af36dSJ-Alves case FFA_ERROR: 850bdd2596dSAchin Gupta /* 851bdd2596dSAchin Gupta * Check if this is the first invocation of this interface on 85252696946SOlivier Deprez * this CPU. If so, then indicate that the SPM Core initialised 853bdd2596dSAchin Gupta * unsuccessfully. 854bdd2596dSAchin Gupta */ 8559dcf63ddSOlivier Deprez if (secure_origin && (ctx->state == SPMC_STATE_ON_PENDING)) { 856bdd2596dSAchin Gupta spmd_spm_core_sync_exit(x2); 8570f14d02fSMax Shvetsov } 858bdd2596dSAchin Gupta 85993ff138bSOlivier Deprez return spmd_smc_forward(smc_fid, secure_origin, 860bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 861bb01a673SMarc Bonnici handle, flags); 862bdd2596dSAchin Gupta break; /* not reached */ 863bdd2596dSAchin Gupta 864662af36dSJ-Alves case FFA_VERSION: 8654388f28fSJ-Alves input_version = (uint32_t)(0xFFFFFFFF & x1); 866bdd2596dSAchin Gupta /* 8674388f28fSJ-Alves * If caller is secure and SPMC was initialized, 8684388f28fSJ-Alves * return FFA_VERSION of SPMD. 8694388f28fSJ-Alves * If caller is non secure and SPMC was initialized, 8709576fa93SMarc Bonnici * forward to the EL3 SPMC if enabled, otherwise return 8719576fa93SMarc Bonnici * the SPMC version if implemented at a lower EL. 8724388f28fSJ-Alves * Sanity check to "input_version". 873bb01a673SMarc Bonnici * If the EL3 SPMC is enabled, ignore the SPMC state as 874bb01a673SMarc Bonnici * this is not used. 875bdd2596dSAchin Gupta */ 8764388f28fSJ-Alves if ((input_version & FFA_VERSION_BIT31_MASK) || 877bb01a673SMarc Bonnici (!is_spmc_at_el3() && (ctx->state == SPMC_STATE_RESET))) { 8784388f28fSJ-Alves ret = FFA_ERROR_NOT_SUPPORTED; 8794388f28fSJ-Alves } else if (!secure_origin) { 8809576fa93SMarc Bonnici if (is_spmc_at_el3()) { 8819576fa93SMarc Bonnici /* 8829576fa93SMarc Bonnici * Forward the call directly to the EL3 SPMC, if 8839576fa93SMarc Bonnici * enabled, as we don't need to wrap the call in 8849576fa93SMarc Bonnici * a direct request. 8859576fa93SMarc Bonnici */ 8869576fa93SMarc Bonnici return spmd_smc_forward(smc_fid, secure_origin, 8879576fa93SMarc Bonnici x1, x2, x3, x4, cookie, 8889576fa93SMarc Bonnici handle, flags); 8899576fa93SMarc Bonnici } 8909576fa93SMarc Bonnici 8919944f557SDaniel Boulby gp_regs_t *gpregs = get_gpregs_ctx(&ctx->cpu_ctx); 8929944f557SDaniel Boulby uint64_t rc; 8939944f557SDaniel Boulby 8949944f557SDaniel Boulby if (spmc_attrs.major_version == 1 && 8959944f557SDaniel Boulby spmc_attrs.minor_version == 0) { 896e46b2fd2SJ-Alves ret = MAKE_FFA_VERSION(spmc_attrs.major_version, 897e46b2fd2SJ-Alves spmc_attrs.minor_version); 8989944f557SDaniel Boulby SMC_RET8(handle, (uint32_t)ret, 8999944f557SDaniel Boulby FFA_TARGET_INFO_MBZ, 9009944f557SDaniel Boulby FFA_TARGET_INFO_MBZ, 9019944f557SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 9029944f557SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 9039944f557SDaniel Boulby FFA_PARAM_MBZ); 9049944f557SDaniel Boulby break; 9059944f557SDaniel Boulby } 9069944f557SDaniel Boulby /* Save non-secure system registers context */ 9079944f557SDaniel Boulby cm_el1_sysregs_context_save(NON_SECURE); 9089944f557SDaniel Boulby #if SPMD_SPM_AT_SEL2 9099944f557SDaniel Boulby cm_el2_sysregs_context_save(NON_SECURE); 9109944f557SDaniel Boulby #endif 9119944f557SDaniel Boulby 9129944f557SDaniel Boulby /* 9139944f557SDaniel Boulby * The incoming request has FFA_VERSION as X0 smc_fid 9149944f557SDaniel Boulby * and requested version in x1. Prepare a direct request 9159944f557SDaniel Boulby * from SPMD to SPMC with FFA_VERSION framework function 9169944f557SDaniel Boulby * identifier in X2 and requested version in X3. 9179944f557SDaniel Boulby */ 9189944f557SDaniel Boulby spmd_build_spmc_message(gpregs, 9199944f557SDaniel Boulby SPMD_FWK_MSG_FFA_VERSION_REQ, 9209944f557SDaniel Boulby input_version); 9219944f557SDaniel Boulby 9229944f557SDaniel Boulby rc = spmd_spm_core_sync_entry(ctx); 9239944f557SDaniel Boulby 9249944f557SDaniel Boulby if ((rc != 0ULL) || 9259944f557SDaniel Boulby (SMC_GET_GP(gpregs, CTX_GPREG_X0) != 9269944f557SDaniel Boulby FFA_MSG_SEND_DIRECT_RESP_SMC32) || 9279944f557SDaniel Boulby (SMC_GET_GP(gpregs, CTX_GPREG_X2) != 92859bd2ad8SMarc Bonnici (FFA_FWK_MSG_BIT | 9299944f557SDaniel Boulby SPMD_FWK_MSG_FFA_VERSION_RESP))) { 9309944f557SDaniel Boulby ERROR("Failed to forward FFA_VERSION\n"); 9319944f557SDaniel Boulby ret = FFA_ERROR_NOT_SUPPORTED; 9329944f557SDaniel Boulby } else { 9339944f557SDaniel Boulby ret = SMC_GET_GP(gpregs, CTX_GPREG_X3); 9349944f557SDaniel Boulby } 9359944f557SDaniel Boulby 9369944f557SDaniel Boulby /* 9379944f557SDaniel Boulby * Return here after SPMC has handled FFA_VERSION. 9389944f557SDaniel Boulby * The returned SPMC version is held in X3. 9399944f557SDaniel Boulby * Forward this version in X0 to the non-secure caller. 9409944f557SDaniel Boulby */ 9419944f557SDaniel Boulby return spmd_smc_forward(ret, true, FFA_PARAM_MBZ, 9429944f557SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 943bb01a673SMarc Bonnici FFA_PARAM_MBZ, cookie, gpregs, 944bb01a673SMarc Bonnici flags); 9454388f28fSJ-Alves } else { 946e46b2fd2SJ-Alves ret = MAKE_FFA_VERSION(FFA_VERSION_MAJOR, 947e46b2fd2SJ-Alves FFA_VERSION_MINOR); 9484388f28fSJ-Alves } 9494388f28fSJ-Alves 950e46b2fd2SJ-Alves SMC_RET8(handle, (uint32_t)ret, FFA_TARGET_INFO_MBZ, 951e46b2fd2SJ-Alves FFA_TARGET_INFO_MBZ, FFA_PARAM_MBZ, FFA_PARAM_MBZ, 952e46b2fd2SJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ, FFA_PARAM_MBZ); 953bdd2596dSAchin Gupta break; /* not reached */ 954bdd2596dSAchin Gupta 955662af36dSJ-Alves case FFA_FEATURES: 956bdd2596dSAchin Gupta /* 957bdd2596dSAchin Gupta * This is an optional interface. Do the minimal checks and 95852696946SOlivier Deprez * forward to SPM Core which will handle it if implemented. 959bdd2596dSAchin Gupta */ 960bdd2596dSAchin Gupta 96152696946SOlivier Deprez /* Forward SMC from Normal world to the SPM Core */ 96293ff138bSOlivier Deprez if (!secure_origin) { 96393ff138bSOlivier Deprez return spmd_smc_forward(smc_fid, secure_origin, 964bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 965bb01a673SMarc Bonnici handle, flags); 96652696946SOlivier Deprez } 96752696946SOlivier Deprez 968bdd2596dSAchin Gupta /* 969bdd2596dSAchin Gupta * Return success if call was from secure world i.e. all 970662af36dSJ-Alves * FFA functions are supported. This is essentially a 971bdd2596dSAchin Gupta * nop. 972bdd2596dSAchin Gupta */ 973662af36dSJ-Alves SMC_RET8(handle, FFA_SUCCESS_SMC32, x1, x2, x3, x4, 974bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X5), 975bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X6), 976bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X7)); 9770f14d02fSMax Shvetsov 978bdd2596dSAchin Gupta break; /* not reached */ 979bdd2596dSAchin Gupta 980662af36dSJ-Alves case FFA_ID_GET: 981ac03ac5eSMax Shvetsov /* 982662af36dSJ-Alves * Returns the ID of the calling FFA component. 983ac03ac5eSMax Shvetsov */ 984ac03ac5eSMax Shvetsov if (!secure_origin) { 985662af36dSJ-Alves SMC_RET8(handle, FFA_SUCCESS_SMC32, 986662af36dSJ-Alves FFA_TARGET_INFO_MBZ, FFA_NS_ENDPOINT_ID, 987662af36dSJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ, 988662af36dSJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ, 989662af36dSJ-Alves FFA_PARAM_MBZ); 99052696946SOlivier Deprez } 99152696946SOlivier Deprez 992662af36dSJ-Alves SMC_RET8(handle, FFA_SUCCESS_SMC32, 993662af36dSJ-Alves FFA_TARGET_INFO_MBZ, spmc_attrs.spmc_id, 994662af36dSJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ, 995662af36dSJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ, 996662af36dSJ-Alves FFA_PARAM_MBZ); 997ac03ac5eSMax Shvetsov 998ac03ac5eSMax Shvetsov break; /* not reached */ 999ac03ac5eSMax Shvetsov 1000cdb49d47SOlivier Deprez case FFA_SECONDARY_EP_REGISTER_SMC64: 1001cdb49d47SOlivier Deprez if (secure_origin) { 1002cdb49d47SOlivier Deprez ret = spmd_pm_secondary_ep_register(x1); 1003cdb49d47SOlivier Deprez 1004cdb49d47SOlivier Deprez if (ret < 0) { 1005cdb49d47SOlivier Deprez SMC_RET8(handle, FFA_ERROR_SMC64, 1006cdb49d47SOlivier Deprez FFA_TARGET_INFO_MBZ, ret, 1007cdb49d47SOlivier Deprez FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1008cdb49d47SOlivier Deprez FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1009cdb49d47SOlivier Deprez FFA_PARAM_MBZ); 1010cdb49d47SOlivier Deprez } else { 1011cdb49d47SOlivier Deprez SMC_RET8(handle, FFA_SUCCESS_SMC64, 1012cdb49d47SOlivier Deprez FFA_TARGET_INFO_MBZ, FFA_PARAM_MBZ, 1013cdb49d47SOlivier Deprez FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1014cdb49d47SOlivier Deprez FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1015cdb49d47SOlivier Deprez FFA_PARAM_MBZ); 1016cdb49d47SOlivier Deprez } 1017cdb49d47SOlivier Deprez } 1018cdb49d47SOlivier Deprez 1019cdb49d47SOlivier Deprez return spmd_ffa_error_return(handle, FFA_ERROR_NOT_SUPPORTED); 1020cdb49d47SOlivier Deprez break; /* Not reached */ 1021cdb49d47SOlivier Deprez 102270c121a2SDaniel Boulby case FFA_SPM_ID_GET: 102370c121a2SDaniel Boulby if (MAKE_FFA_VERSION(1, 1) > FFA_VERSION_COMPILED) { 102470c121a2SDaniel Boulby return spmd_ffa_error_return(handle, 102570c121a2SDaniel Boulby FFA_ERROR_NOT_SUPPORTED); 102670c121a2SDaniel Boulby } 102770c121a2SDaniel Boulby /* 102870c121a2SDaniel Boulby * Returns the ID of the SPMC or SPMD depending on the FF-A 102970c121a2SDaniel Boulby * instance where this function is invoked 103070c121a2SDaniel Boulby */ 103170c121a2SDaniel Boulby if (!secure_origin) { 103270c121a2SDaniel Boulby SMC_RET8(handle, FFA_SUCCESS_SMC32, 103370c121a2SDaniel Boulby FFA_TARGET_INFO_MBZ, spmc_attrs.spmc_id, 103470c121a2SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 103570c121a2SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 103670c121a2SDaniel Boulby FFA_PARAM_MBZ); 103770c121a2SDaniel Boulby } 103870c121a2SDaniel Boulby SMC_RET8(handle, FFA_SUCCESS_SMC32, 103970c121a2SDaniel Boulby FFA_TARGET_INFO_MBZ, SPMD_DIRECT_MSG_ENDPOINT_ID, 104070c121a2SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 104170c121a2SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 104270c121a2SDaniel Boulby FFA_PARAM_MBZ); 104370c121a2SDaniel Boulby 104470c121a2SDaniel Boulby break; /* not reached */ 104570c121a2SDaniel Boulby 1046f0d743dbSOlivier Deprez case FFA_MSG_SEND_DIRECT_REQ_SMC32: 10475519f07cSShruti case FFA_MSG_SEND_DIRECT_REQ_SMC64: 10485519f07cSShruti if (!secure_origin) { 10495519f07cSShruti /* Validate source endpoint is non-secure for non-secure caller. */ 10505519f07cSShruti if (ffa_is_secure_world_id(ffa_endpoint_source(x1))) { 10515519f07cSShruti return spmd_ffa_error_return(handle, 10525519f07cSShruti FFA_ERROR_INVALID_PARAMETER); 10535519f07cSShruti } 10545519f07cSShruti } 1055f0d743dbSOlivier Deprez if (secure_origin && spmd_is_spmc_message(x1)) { 1056f0d743dbSOlivier Deprez ret = spmd_handle_spmc_message(x3, x4, 1057f0d743dbSOlivier Deprez SMC_GET_GP(handle, CTX_GPREG_X5), 1058f0d743dbSOlivier Deprez SMC_GET_GP(handle, CTX_GPREG_X6), 1059f0d743dbSOlivier Deprez SMC_GET_GP(handle, CTX_GPREG_X7)); 1060f0d743dbSOlivier Deprez 1061f0d743dbSOlivier Deprez SMC_RET8(handle, FFA_SUCCESS_SMC32, 1062f0d743dbSOlivier Deprez FFA_TARGET_INFO_MBZ, ret, 1063f0d743dbSOlivier Deprez FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1064f0d743dbSOlivier Deprez FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1065f0d743dbSOlivier Deprez FFA_PARAM_MBZ); 1066f0d743dbSOlivier Deprez } else { 1067f0d743dbSOlivier Deprez /* Forward direct message to the other world */ 1068f0d743dbSOlivier Deprez return spmd_smc_forward(smc_fid, secure_origin, 1069bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 1070bb01a673SMarc Bonnici handle, flags); 1071f0d743dbSOlivier Deprez } 1072f0d743dbSOlivier Deprez break; /* Not reached */ 1073f0d743dbSOlivier Deprez 1074f0d743dbSOlivier Deprez case FFA_MSG_SEND_DIRECT_RESP_SMC32: 1075f0d743dbSOlivier Deprez if (secure_origin && spmd_is_spmc_message(x1)) { 10768cb99c3fSOlivier Deprez spmd_spm_core_sync_exit(0ULL); 1077f0d743dbSOlivier Deprez } else { 1078f0d743dbSOlivier Deprez /* Forward direct message to the other world */ 1079f0d743dbSOlivier Deprez return spmd_smc_forward(smc_fid, secure_origin, 1080bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 1081bb01a673SMarc Bonnici handle, flags); 1082f0d743dbSOlivier Deprez } 1083f0d743dbSOlivier Deprez break; /* Not reached */ 1084f0d743dbSOlivier Deprez 1085662af36dSJ-Alves case FFA_RX_RELEASE: 1086662af36dSJ-Alves case FFA_RXTX_MAP_SMC32: 1087662af36dSJ-Alves case FFA_RXTX_MAP_SMC64: 1088662af36dSJ-Alves case FFA_RXTX_UNMAP: 1089545b8eb3SRuari Phipps case FFA_PARTITION_INFO_GET: 1090fc3f4800SJ-Alves #if MAKE_FFA_VERSION(1, 1) <= FFA_VERSION_COMPILED 1091fc3f4800SJ-Alves case FFA_NOTIFICATION_BITMAP_CREATE: 1092fc3f4800SJ-Alves case FFA_NOTIFICATION_BITMAP_DESTROY: 1093fc3f4800SJ-Alves case FFA_NOTIFICATION_BIND: 1094fc3f4800SJ-Alves case FFA_NOTIFICATION_UNBIND: 1095fc3f4800SJ-Alves case FFA_NOTIFICATION_SET: 1096fc3f4800SJ-Alves case FFA_NOTIFICATION_GET: 1097fc3f4800SJ-Alves case FFA_NOTIFICATION_INFO_GET: 1098fc3f4800SJ-Alves case FFA_NOTIFICATION_INFO_GET_SMC64: 1099c2eba07cSFederico Recanati case FFA_MSG_SEND2: 1100d555233fSFederico Recanati case FFA_RX_ACQUIRE: 1101fc3f4800SJ-Alves #endif 1102662af36dSJ-Alves case FFA_MSG_RUN: 1103c2eba07cSFederico Recanati /* 1104c2eba07cSFederico Recanati * Above calls should be invoked only by the Normal world and 1105c2eba07cSFederico Recanati * must not be forwarded from Secure world to Normal world. 1106c2eba07cSFederico Recanati */ 110793ff138bSOlivier Deprez if (secure_origin) { 1108662af36dSJ-Alves return spmd_ffa_error_return(handle, 1109662af36dSJ-Alves FFA_ERROR_NOT_SUPPORTED); 1110bdd2596dSAchin Gupta } 1111bdd2596dSAchin Gupta 1112e138400dSBoyan Karatotev /* Forward the call to the other world */ 1113e138400dSBoyan Karatotev /* fallthrough */ 1114662af36dSJ-Alves case FFA_MSG_SEND: 1115662af36dSJ-Alves case FFA_MSG_SEND_DIRECT_RESP_SMC64: 1116662af36dSJ-Alves case FFA_MEM_DONATE_SMC32: 1117662af36dSJ-Alves case FFA_MEM_DONATE_SMC64: 1118662af36dSJ-Alves case FFA_MEM_LEND_SMC32: 1119662af36dSJ-Alves case FFA_MEM_LEND_SMC64: 1120662af36dSJ-Alves case FFA_MEM_SHARE_SMC32: 1121662af36dSJ-Alves case FFA_MEM_SHARE_SMC64: 1122662af36dSJ-Alves case FFA_MEM_RETRIEVE_REQ_SMC32: 1123662af36dSJ-Alves case FFA_MEM_RETRIEVE_REQ_SMC64: 1124662af36dSJ-Alves case FFA_MEM_RETRIEVE_RESP: 1125662af36dSJ-Alves case FFA_MEM_RELINQUISH: 1126662af36dSJ-Alves case FFA_MEM_RECLAIM: 1127642db984SMarc Bonnici case FFA_MEM_FRAG_TX: 1128642db984SMarc Bonnici case FFA_MEM_FRAG_RX: 1129662af36dSJ-Alves case FFA_SUCCESS_SMC32: 1130662af36dSJ-Alves case FFA_SUCCESS_SMC64: 1131bdd2596dSAchin Gupta /* 1132bdd2596dSAchin Gupta * TODO: Assume that no requests originate from EL3 at the 1133bdd2596dSAchin Gupta * moment. This will change if a SP service is required in 1134bdd2596dSAchin Gupta * response to secure interrupts targeted to EL3. Until then 1135bdd2596dSAchin Gupta * simply forward the call to the Normal world. 1136bdd2596dSAchin Gupta */ 1137bdd2596dSAchin Gupta 113893ff138bSOlivier Deprez return spmd_smc_forward(smc_fid, secure_origin, 1139bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 1140bb01a673SMarc Bonnici handle, flags); 1141bdd2596dSAchin Gupta break; /* not reached */ 1142bdd2596dSAchin Gupta 1143662af36dSJ-Alves case FFA_MSG_WAIT: 1144bdd2596dSAchin Gupta /* 1145bdd2596dSAchin Gupta * Check if this is the first invocation of this interface on 1146bdd2596dSAchin Gupta * this CPU from the Secure world. If so, then indicate that the 114752696946SOlivier Deprez * SPM Core initialised successfully. 1148bdd2596dSAchin Gupta */ 11499dcf63ddSOlivier Deprez if (secure_origin && (ctx->state == SPMC_STATE_ON_PENDING)) { 11508cb99c3fSOlivier Deprez spmd_spm_core_sync_exit(0ULL); 1151bdd2596dSAchin Gupta } 1152bdd2596dSAchin Gupta 1153e138400dSBoyan Karatotev /* Forward the call to the other world */ 1154e138400dSBoyan Karatotev /* fallthrough */ 1155386dc365SOlivier Deprez case FFA_INTERRUPT: 1156662af36dSJ-Alves case FFA_MSG_YIELD: 1157bdd2596dSAchin Gupta /* This interface must be invoked only by the Secure world */ 115893ff138bSOlivier Deprez if (!secure_origin) { 1159662af36dSJ-Alves return spmd_ffa_error_return(handle, 1160662af36dSJ-Alves FFA_ERROR_NOT_SUPPORTED); 1161bdd2596dSAchin Gupta } 1162bdd2596dSAchin Gupta 116393ff138bSOlivier Deprez return spmd_smc_forward(smc_fid, secure_origin, 1164bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 1165bb01a673SMarc Bonnici handle, flags); 1166bdd2596dSAchin Gupta break; /* not reached */ 1167bdd2596dSAchin Gupta 11688cb99c3fSOlivier Deprez case FFA_NORMAL_WORLD_RESUME: 11698cb99c3fSOlivier Deprez if (secure_origin && ctx->secure_interrupt_ongoing) { 11708cb99c3fSOlivier Deprez spmd_spm_core_sync_exit(0ULL); 11718cb99c3fSOlivier Deprez } else { 11728cb99c3fSOlivier Deprez return spmd_ffa_error_return(handle, FFA_ERROR_DENIED); 11738cb99c3fSOlivier Deprez } 11748cb99c3fSOlivier Deprez break; /* Not reached */ 1175eaaf517cSRaghu Krishnamurthy #if MAKE_FFA_VERSION(1, 1) <= FFA_VERSION_COMPILED 1176eaaf517cSRaghu Krishnamurthy case FFA_PARTITION_INFO_GET_REGS_SMC64: 1177eaaf517cSRaghu Krishnamurthy if (secure_origin) { 1178eaaf517cSRaghu Krishnamurthy /* TODO: Future patches to enable support for this */ 1179eaaf517cSRaghu Krishnamurthy return spmd_ffa_error_return(handle, FFA_ERROR_NOT_SUPPORTED); 1180eaaf517cSRaghu Krishnamurthy } 11818cb99c3fSOlivier Deprez 1182eaaf517cSRaghu Krishnamurthy /* Call only supported with SMCCC 1.2+ */ 1183eaaf517cSRaghu Krishnamurthy if (MAKE_SMCCC_VERSION(SMCCC_MAJOR_VERSION, SMCCC_MINOR_VERSION) < 0x10002) { 1184eaaf517cSRaghu Krishnamurthy return spmd_ffa_error_return(handle, FFA_ERROR_NOT_SUPPORTED); 1185eaaf517cSRaghu Krishnamurthy } 1186eaaf517cSRaghu Krishnamurthy 1187eaaf517cSRaghu Krishnamurthy return spmd_smc_forward(smc_fid, secure_origin, 1188eaaf517cSRaghu Krishnamurthy x1, x2, x3, x4, cookie, 1189eaaf517cSRaghu Krishnamurthy handle, flags); 1190eaaf517cSRaghu Krishnamurthy break; /* Not reached */ 1191eaaf517cSRaghu Krishnamurthy #endif 11926671b3d8SMadhukar Pappireddy case FFA_EL3_INTR_HANDLE: 11936671b3d8SMadhukar Pappireddy if (secure_origin) { 11946671b3d8SMadhukar Pappireddy return spmd_handle_group0_intr_swd(handle); 11956671b3d8SMadhukar Pappireddy } else { 1196*6c91fc44SMadhukar Pappireddy return spmd_ffa_error_return(handle, FFA_ERROR_NOT_SUPPORTED); 11976671b3d8SMadhukar Pappireddy } 1198bdd2596dSAchin Gupta default: 1199bdd2596dSAchin Gupta WARN("SPM: Unsupported call 0x%08x\n", smc_fid); 1200662af36dSJ-Alves return spmd_ffa_error_return(handle, FFA_ERROR_NOT_SUPPORTED); 1201bdd2596dSAchin Gupta } 1202bdd2596dSAchin Gupta } 1203