1bdd2596dSAchin Gupta /* 2bdd2596dSAchin Gupta * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved. 3bdd2596dSAchin Gupta * 4bdd2596dSAchin Gupta * SPDX-License-Identifier: BSD-3-Clause 5bdd2596dSAchin Gupta */ 6bdd2596dSAchin Gupta 7bdd2596dSAchin Gupta #include <assert.h> 8bdd2596dSAchin Gupta #include <errno.h> 9bdd2596dSAchin Gupta #include <string.h> 10bdd2596dSAchin Gupta 11bdd2596dSAchin Gupta #include <arch_helpers.h> 12bdd2596dSAchin Gupta #include <bl31/bl31.h> 13bdd2596dSAchin Gupta #include <common/debug.h> 14bdd2596dSAchin Gupta #include <common/runtime_svc.h> 15bdd2596dSAchin Gupta #include <lib/el3_runtime/context_mgmt.h> 16bdd2596dSAchin Gupta #include <lib/smccc.h> 17bdd2596dSAchin Gupta #include <lib/spinlock.h> 18bdd2596dSAchin Gupta #include <lib/utils.h> 19bdd2596dSAchin Gupta #include <lib/xlat_tables/xlat_tables_v2.h> 20bdd2596dSAchin Gupta #include <plat/common/common_def.h> 21bdd2596dSAchin Gupta #include <plat/common/platform.h> 22bdd2596dSAchin Gupta #include <platform_def.h> 23bdd2596dSAchin Gupta #include <services/spci_svc.h> 24bdd2596dSAchin Gupta #include <services/spmd_svc.h> 25bdd2596dSAchin Gupta #include <smccc_helpers.h> 26bdd2596dSAchin Gupta #include "spmd_private.h" 27bdd2596dSAchin Gupta 28bdd2596dSAchin Gupta /******************************************************************************* 29bdd2596dSAchin Gupta * SPM Core context information. 30bdd2596dSAchin Gupta ******************************************************************************/ 31bdd2596dSAchin Gupta spmd_spm_core_context_t spm_core_context[PLATFORM_CORE_COUNT]; 32bdd2596dSAchin Gupta 33bdd2596dSAchin Gupta /******************************************************************************* 34bdd2596dSAchin Gupta * SPM Core attribute information read from its manifest. 35bdd2596dSAchin Gupta ******************************************************************************/ 36bdd2596dSAchin Gupta spmc_manifest_sect_attribute_t spmc_attrs; 37bdd2596dSAchin Gupta 38bdd2596dSAchin Gupta /******************************************************************************* 39bdd2596dSAchin Gupta * This function takes an SP context pointer and performs a synchronous entry 40bdd2596dSAchin Gupta * into it. 41bdd2596dSAchin Gupta ******************************************************************************/ 42bdd2596dSAchin Gupta uint64_t spmd_spm_core_sync_entry(spmd_spm_core_context_t *spmc_ctx) 43bdd2596dSAchin Gupta { 44bdd2596dSAchin Gupta uint64_t rc; 45bdd2596dSAchin Gupta 46bdd2596dSAchin Gupta assert(spmc_ctx != NULL); 47bdd2596dSAchin Gupta 48bdd2596dSAchin Gupta cm_set_context(&(spmc_ctx->cpu_ctx), SECURE); 49bdd2596dSAchin Gupta 50bdd2596dSAchin Gupta /* Restore the context assigned above */ 51bdd2596dSAchin Gupta cm_el1_sysregs_context_restore(SECURE); 52*28f39f02SMax Shvetsov cm_el2_sysregs_context_restore(SECURE); 53bdd2596dSAchin Gupta cm_set_next_eret_context(SECURE); 54bdd2596dSAchin Gupta 55bdd2596dSAchin Gupta /* Invalidate TLBs at EL1. */ 56bdd2596dSAchin Gupta tlbivmalle1(); 57bdd2596dSAchin Gupta dsbish(); 58bdd2596dSAchin Gupta 59bdd2596dSAchin Gupta /* Enter Secure Partition */ 60bdd2596dSAchin Gupta rc = spmd_spm_core_enter(&spmc_ctx->c_rt_ctx); 61bdd2596dSAchin Gupta 62bdd2596dSAchin Gupta /* Save secure state */ 63bdd2596dSAchin Gupta cm_el1_sysregs_context_save(SECURE); 64*28f39f02SMax Shvetsov cm_el2_sysregs_context_save(SECURE); 65bdd2596dSAchin Gupta 66bdd2596dSAchin Gupta return rc; 67bdd2596dSAchin Gupta } 68bdd2596dSAchin Gupta 69bdd2596dSAchin Gupta /******************************************************************************* 70bdd2596dSAchin Gupta * This function returns to the place where spm_sp_synchronous_entry() was 71bdd2596dSAchin Gupta * called originally. 72bdd2596dSAchin Gupta ******************************************************************************/ 73bdd2596dSAchin Gupta __dead2 void spmd_spm_core_sync_exit(uint64_t rc) 74bdd2596dSAchin Gupta { 75bdd2596dSAchin Gupta spmd_spm_core_context_t *ctx = &spm_core_context[plat_my_core_pos()]; 76bdd2596dSAchin Gupta 77bdd2596dSAchin Gupta /* Get context of the SP in use by this CPU. */ 78bdd2596dSAchin Gupta assert(cm_get_context(SECURE) == &(ctx->cpu_ctx)); 79bdd2596dSAchin Gupta 80bdd2596dSAchin Gupta /* 81bdd2596dSAchin Gupta * The SPMD must have initiated the original request through a 82bdd2596dSAchin Gupta * synchronous entry into SPMC. Jump back to the original C runtime 83bdd2596dSAchin Gupta * context with the value of rc in x0; 84bdd2596dSAchin Gupta */ 85bdd2596dSAchin Gupta spmd_spm_core_exit(ctx->c_rt_ctx, rc); 86bdd2596dSAchin Gupta 87bdd2596dSAchin Gupta panic(); 88bdd2596dSAchin Gupta } 89bdd2596dSAchin Gupta 90bdd2596dSAchin Gupta /******************************************************************************* 91bdd2596dSAchin Gupta * Jump to the SPM core for the first time. 92bdd2596dSAchin Gupta ******************************************************************************/ 93bdd2596dSAchin Gupta static int32_t spmd_init(void) 94bdd2596dSAchin Gupta { 95bdd2596dSAchin Gupta uint64_t rc = 0; 96bdd2596dSAchin Gupta spmd_spm_core_context_t *ctx = &spm_core_context[plat_my_core_pos()]; 97bdd2596dSAchin Gupta 98bdd2596dSAchin Gupta INFO("SPM Core init start.\n"); 99bdd2596dSAchin Gupta ctx->state = SPMC_STATE_RESET; 100bdd2596dSAchin Gupta 101bdd2596dSAchin Gupta rc = spmd_spm_core_sync_entry(ctx); 102bdd2596dSAchin Gupta if (rc) { 103bdd2596dSAchin Gupta ERROR("SPMC initialisation failed 0x%llx\n", rc); 104bdd2596dSAchin Gupta panic(); 105bdd2596dSAchin Gupta } 106bdd2596dSAchin Gupta 107bdd2596dSAchin Gupta ctx->state = SPMC_STATE_IDLE; 108bdd2596dSAchin Gupta INFO("SPM Core init end.\n"); 109bdd2596dSAchin Gupta 110bdd2596dSAchin Gupta return 1; 111bdd2596dSAchin Gupta } 112bdd2596dSAchin Gupta 113bdd2596dSAchin Gupta /******************************************************************************* 114bdd2596dSAchin Gupta * Initialize context of SPM core. 115bdd2596dSAchin Gupta ******************************************************************************/ 116bdd2596dSAchin Gupta int32_t spmd_setup(void) 117bdd2596dSAchin Gupta { 118bdd2596dSAchin Gupta int rc; 119bdd2596dSAchin Gupta void *rd_base; 120bdd2596dSAchin Gupta size_t rd_size; 121bdd2596dSAchin Gupta entry_point_info_t *spmc_ep_info; 122bdd2596dSAchin Gupta uintptr_t rd_base_align; 123bdd2596dSAchin Gupta uintptr_t rd_size_align; 124bdd2596dSAchin Gupta uint32_t ep_attr; 125bdd2596dSAchin Gupta 126bdd2596dSAchin Gupta spmc_ep_info = bl31_plat_get_next_image_ep_info(SECURE); 127bdd2596dSAchin Gupta if (!spmc_ep_info) { 128bdd2596dSAchin Gupta WARN("No SPM core image provided by BL2 boot loader, Booting " 129bdd2596dSAchin Gupta "device without SP initialization. SMC`s destined for SPM " 130bdd2596dSAchin Gupta "core will return SMC_UNK\n"); 131bdd2596dSAchin Gupta return 1; 132bdd2596dSAchin Gupta } 133bdd2596dSAchin Gupta 134bdd2596dSAchin Gupta /* Under no circumstances will this parameter be 0 */ 135bdd2596dSAchin Gupta assert(spmc_ep_info->pc != 0U); 136bdd2596dSAchin Gupta 137bdd2596dSAchin Gupta /* 138bdd2596dSAchin Gupta * Check if BL32 ep_info has a reference to 'tos_fw_config'. This will 139bdd2596dSAchin Gupta * be used as a manifest for the SPM core at the next lower EL/mode. 140bdd2596dSAchin Gupta */ 141bdd2596dSAchin Gupta if (spmc_ep_info->args.arg0 == 0U || spmc_ep_info->args.arg2 == 0U) { 142bdd2596dSAchin Gupta ERROR("Invalid or absent SPM core manifest\n"); 143bdd2596dSAchin Gupta panic(); 144bdd2596dSAchin Gupta } 145bdd2596dSAchin Gupta 146bdd2596dSAchin Gupta /* Obtain whereabouts of SPM core manifest */ 147bdd2596dSAchin Gupta rd_base = (void *) spmc_ep_info->args.arg0; 148bdd2596dSAchin Gupta rd_size = spmc_ep_info->args.arg2; 149bdd2596dSAchin Gupta 150bdd2596dSAchin Gupta rd_base_align = page_align((uintptr_t) rd_base, DOWN); 151bdd2596dSAchin Gupta rd_size_align = page_align((uintptr_t) rd_size, UP); 152bdd2596dSAchin Gupta 153bdd2596dSAchin Gupta /* Map the manifest in the SPMD translation regime first */ 154bdd2596dSAchin Gupta VERBOSE("SPM core manifest base : 0x%lx\n", rd_base_align); 155bdd2596dSAchin Gupta VERBOSE("SPM core manifest size : 0x%lx\n", rd_size_align); 156bdd2596dSAchin Gupta rc = mmap_add_dynamic_region((unsigned long long) rd_base_align, 157bdd2596dSAchin Gupta (uintptr_t) rd_base_align, 158bdd2596dSAchin Gupta rd_size_align, 159bdd2596dSAchin Gupta MT_RO_DATA); 160bdd2596dSAchin Gupta if (rc < 0) { 161bdd2596dSAchin Gupta ERROR("Error while mapping SPM core manifest (%d).\n", rc); 162bdd2596dSAchin Gupta panic(); 163bdd2596dSAchin Gupta } 164bdd2596dSAchin Gupta 165bdd2596dSAchin Gupta /* Load the SPM core manifest */ 166bdd2596dSAchin Gupta rc = plat_spm_core_manifest_load(&spmc_attrs, rd_base, rd_size); 167bdd2596dSAchin Gupta if (rc < 0) { 168bdd2596dSAchin Gupta WARN("No or invalid SPM core manifest image provided by BL2 " 169bdd2596dSAchin Gupta "boot loader. "); 170bdd2596dSAchin Gupta goto error; 171bdd2596dSAchin Gupta } 172bdd2596dSAchin Gupta 173bdd2596dSAchin Gupta /* 174bdd2596dSAchin Gupta * Ensure that the SPM core version is compatible with the SPM 175bdd2596dSAchin Gupta * dispatcher version 176bdd2596dSAchin Gupta */ 177bdd2596dSAchin Gupta if ((spmc_attrs.major_version != SPCI_VERSION_MAJOR) || 178bdd2596dSAchin Gupta (spmc_attrs.minor_version > SPCI_VERSION_MINOR)) { 179bdd2596dSAchin Gupta WARN("Unsupported SPCI version (%x.%x) specified in SPM core " 180bdd2596dSAchin Gupta "manifest image provided by BL2 boot loader.\n", 181bdd2596dSAchin Gupta spmc_attrs.major_version, spmc_attrs.minor_version); 182bdd2596dSAchin Gupta goto error; 183bdd2596dSAchin Gupta } 184bdd2596dSAchin Gupta 185bdd2596dSAchin Gupta INFO("SPCI version (%x.%x).\n", spmc_attrs.major_version, 186bdd2596dSAchin Gupta spmc_attrs.minor_version); 187bdd2596dSAchin Gupta 188bdd2596dSAchin Gupta /* Validate the SPM core runtime EL */ 189bdd2596dSAchin Gupta if ((spmc_attrs.runtime_el != MODE_EL1) && 190bdd2596dSAchin Gupta (spmc_attrs.runtime_el != MODE_EL2)) { 191bdd2596dSAchin Gupta WARN("Unsupported SPM core run time EL%x specified in " 192bdd2596dSAchin Gupta "manifest image provided by BL2 boot loader.\n", 193bdd2596dSAchin Gupta spmc_attrs.runtime_el); 194bdd2596dSAchin Gupta goto error; 195bdd2596dSAchin Gupta } 196bdd2596dSAchin Gupta 197bdd2596dSAchin Gupta INFO("SPM core run time EL%x.\n", spmc_attrs.runtime_el); 198bdd2596dSAchin Gupta 199bdd2596dSAchin Gupta /* Validate the SPM core execution state */ 200bdd2596dSAchin Gupta if ((spmc_attrs.exec_state != MODE_RW_64) && 201bdd2596dSAchin Gupta (spmc_attrs.exec_state != MODE_RW_32)) { 202bdd2596dSAchin Gupta WARN("Unsupported SPM core execution state %x specified in " 203bdd2596dSAchin Gupta "manifest image provided by BL2 boot loader.\n", 204bdd2596dSAchin Gupta spmc_attrs.exec_state); 205bdd2596dSAchin Gupta goto error; 206bdd2596dSAchin Gupta } 207bdd2596dSAchin Gupta 208bdd2596dSAchin Gupta INFO("SPM core execution state %x.\n", spmc_attrs.exec_state); 209bdd2596dSAchin Gupta 210bdd2596dSAchin Gupta /* Ensure manifest has not requested S-EL2 in AArch32 state */ 211bdd2596dSAchin Gupta if ((spmc_attrs.exec_state == MODE_RW_32) && 212bdd2596dSAchin Gupta (spmc_attrs.runtime_el == MODE_EL2)) { 213bdd2596dSAchin Gupta WARN("Invalid combination of SPM core execution state (%x) " 214bdd2596dSAchin Gupta "and run time EL (%x).\n", spmc_attrs.exec_state, 215bdd2596dSAchin Gupta spmc_attrs.runtime_el); 216bdd2596dSAchin Gupta goto error; 217bdd2596dSAchin Gupta } 218bdd2596dSAchin Gupta 219bdd2596dSAchin Gupta /* 220bdd2596dSAchin Gupta * Check if S-EL2 is supported on this system if S-EL2 221bdd2596dSAchin Gupta * is required for SPM 222bdd2596dSAchin Gupta */ 223bdd2596dSAchin Gupta if (spmc_attrs.runtime_el == MODE_EL2) { 224bdd2596dSAchin Gupta uint64_t sel2 = read_id_aa64pfr0_el1(); 225bdd2596dSAchin Gupta 226bdd2596dSAchin Gupta sel2 >>= ID_AA64PFR0_SEL2_SHIFT; 227bdd2596dSAchin Gupta sel2 &= ID_AA64PFR0_SEL2_MASK; 228bdd2596dSAchin Gupta 229bdd2596dSAchin Gupta if (!sel2) { 230bdd2596dSAchin Gupta WARN("SPM core run time EL: S-EL%x is not supported " 231bdd2596dSAchin Gupta "but specified in manifest image provided by " 232bdd2596dSAchin Gupta "BL2 boot loader.\n", spmc_attrs.runtime_el); 233bdd2596dSAchin Gupta goto error; 234bdd2596dSAchin Gupta } 235bdd2596dSAchin Gupta } 236bdd2596dSAchin Gupta 237bdd2596dSAchin Gupta /* Initialise an entrypoint to set up the CPU context */ 238bdd2596dSAchin Gupta ep_attr = SECURE | EP_ST_ENABLE; 239bdd2596dSAchin Gupta if (read_sctlr_el3() & SCTLR_EE_BIT) 240bdd2596dSAchin Gupta ep_attr |= EP_EE_BIG; 241bdd2596dSAchin Gupta SET_PARAM_HEAD(spmc_ep_info, PARAM_EP, VERSION_1, ep_attr); 242bdd2596dSAchin Gupta assert(spmc_ep_info->pc == BL32_BASE); 243bdd2596dSAchin Gupta 244bdd2596dSAchin Gupta /* 245bdd2596dSAchin Gupta * Populate SPSR for SPM core based upon validated parameters from the 246bdd2596dSAchin Gupta * manifest 247bdd2596dSAchin Gupta */ 248bdd2596dSAchin Gupta if (spmc_attrs.exec_state == MODE_RW_32) { 249bdd2596dSAchin Gupta spmc_ep_info->spsr = SPSR_MODE32(MODE32_svc, SPSR_T_ARM, 250bdd2596dSAchin Gupta SPSR_E_LITTLE, 251bdd2596dSAchin Gupta DAIF_FIQ_BIT | 252bdd2596dSAchin Gupta DAIF_IRQ_BIT | 253bdd2596dSAchin Gupta DAIF_ABT_BIT); 254bdd2596dSAchin Gupta } else { 255bdd2596dSAchin Gupta spmc_ep_info->spsr = SPSR_64(spmc_attrs.runtime_el, 256bdd2596dSAchin Gupta MODE_SP_ELX, 257bdd2596dSAchin Gupta DISABLE_ALL_EXCEPTIONS); 258bdd2596dSAchin Gupta } 259bdd2596dSAchin Gupta 260bdd2596dSAchin Gupta /* Initialise SPM core context with this entry point information */ 261bdd2596dSAchin Gupta cm_setup_context(&(spm_core_context[plat_my_core_pos()].cpu_ctx), 262bdd2596dSAchin Gupta spmc_ep_info); 263bdd2596dSAchin Gupta 264bdd2596dSAchin Gupta INFO("SPM core setup done.\n"); 265bdd2596dSAchin Gupta 266bdd2596dSAchin Gupta /* Register init function for deferred init. */ 267bdd2596dSAchin Gupta bl31_register_bl32_init(&spmd_init); 268bdd2596dSAchin Gupta 269bdd2596dSAchin Gupta return 0; 270bdd2596dSAchin Gupta 271bdd2596dSAchin Gupta error: 272bdd2596dSAchin Gupta WARN("Booting device without SPM initialization. " 273bdd2596dSAchin Gupta "SPCI SMCs destined for SPM core will return " 274bdd2596dSAchin Gupta "ENOTSUPPORTED\n"); 275bdd2596dSAchin Gupta 276bdd2596dSAchin Gupta rc = mmap_remove_dynamic_region(rd_base_align, rd_size_align); 277bdd2596dSAchin Gupta if (rc < 0) { 278bdd2596dSAchin Gupta ERROR("Error while unmapping SPM core manifest (%d).\n", 279bdd2596dSAchin Gupta rc); 280bdd2596dSAchin Gupta panic(); 281bdd2596dSAchin Gupta } 282bdd2596dSAchin Gupta 283bdd2596dSAchin Gupta return 1; 284bdd2596dSAchin Gupta } 285bdd2596dSAchin Gupta 286bdd2596dSAchin Gupta /******************************************************************************* 287bdd2596dSAchin Gupta * This function handles all SMCs in the range reserved for SPCI. Each call is 288bdd2596dSAchin Gupta * either forwarded to the other security state or handled by the SPM dispatcher 289bdd2596dSAchin Gupta ******************************************************************************/ 290bdd2596dSAchin Gupta uint64_t spmd_smc_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, 291bdd2596dSAchin Gupta uint64_t x3, uint64_t x4, void *cookie, void *handle, 292bdd2596dSAchin Gupta uint64_t flags) 293bdd2596dSAchin Gupta { 294bdd2596dSAchin Gupta uint32_t in_sstate; 295bdd2596dSAchin Gupta uint32_t out_sstate; 296bdd2596dSAchin Gupta int32_t ret; 297bdd2596dSAchin Gupta spmd_spm_core_context_t *ctx = &spm_core_context[plat_my_core_pos()]; 298bdd2596dSAchin Gupta 299bdd2596dSAchin Gupta /* Determine which security state this SMC originated from */ 300bdd2596dSAchin Gupta if (is_caller_secure(flags)) { 301bdd2596dSAchin Gupta in_sstate = SECURE; 302bdd2596dSAchin Gupta out_sstate = NON_SECURE; 303bdd2596dSAchin Gupta } else { 304bdd2596dSAchin Gupta in_sstate = NON_SECURE; 305bdd2596dSAchin Gupta out_sstate = SECURE; 306bdd2596dSAchin Gupta } 307bdd2596dSAchin Gupta 308bdd2596dSAchin Gupta INFO("SPM: 0x%x, 0x%llx, 0x%llx, 0x%llx, 0x%llx, " 309bdd2596dSAchin Gupta "0x%llx, 0x%llx, 0x%llx\n", 310bdd2596dSAchin Gupta smc_fid, x1, x2, x3, x4, SMC_GET_GP(handle, CTX_GPREG_X5), 311bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X6), 312bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X7)); 313bdd2596dSAchin Gupta 314bdd2596dSAchin Gupta switch (smc_fid) { 315bdd2596dSAchin Gupta case SPCI_ERROR: 316bdd2596dSAchin Gupta /* 317bdd2596dSAchin Gupta * Check if this is the first invocation of this interface on 318bdd2596dSAchin Gupta * this CPU. If so, then indicate that the SPM core initialised 319bdd2596dSAchin Gupta * unsuccessfully. 320bdd2596dSAchin Gupta */ 321bdd2596dSAchin Gupta if ((in_sstate == SECURE) && (ctx->state == SPMC_STATE_RESET)) 322bdd2596dSAchin Gupta spmd_spm_core_sync_exit(x2); 323bdd2596dSAchin Gupta 324bdd2596dSAchin Gupta /* Save incoming security state */ 325bdd2596dSAchin Gupta cm_el1_sysregs_context_save(in_sstate); 326*28f39f02SMax Shvetsov cm_el2_sysregs_context_save(in_sstate); 327bdd2596dSAchin Gupta 328bdd2596dSAchin Gupta /* Restore outgoing security state */ 329bdd2596dSAchin Gupta cm_el1_sysregs_context_restore(out_sstate); 330*28f39f02SMax Shvetsov cm_el2_sysregs_context_restore(out_sstate); 331bdd2596dSAchin Gupta cm_set_next_eret_context(out_sstate); 332bdd2596dSAchin Gupta 333bdd2596dSAchin Gupta SMC_RET8(cm_get_context(out_sstate), smc_fid, x1, x2, x3, x4, 334bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X5), 335bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X6), 336bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X7)); 337bdd2596dSAchin Gupta break; /* not reached */ 338bdd2596dSAchin Gupta 339bdd2596dSAchin Gupta case SPCI_VERSION: 340bdd2596dSAchin Gupta /* 341bdd2596dSAchin Gupta * TODO: This is an optimization that the version information 342bdd2596dSAchin Gupta * provided by the SPM core manifest is returned by the SPM 343bdd2596dSAchin Gupta * dispatcher. It might be a better idea to simply forward this 344bdd2596dSAchin Gupta * call to the SPM core and wash our hands completely. 345bdd2596dSAchin Gupta */ 346bdd2596dSAchin Gupta ret = MAKE_SPCI_VERSION(spmc_attrs.major_version, 347bdd2596dSAchin Gupta spmc_attrs.minor_version); 348bdd2596dSAchin Gupta SMC_RET8(handle, SPCI_SUCCESS_SMC32, SPCI_TARGET_INFO_MBZ, ret, 349bdd2596dSAchin Gupta SPCI_PARAM_MBZ, SPCI_PARAM_MBZ, SPCI_PARAM_MBZ, 350bdd2596dSAchin Gupta SPCI_PARAM_MBZ, SPCI_PARAM_MBZ); 351bdd2596dSAchin Gupta break; /* not reached */ 352bdd2596dSAchin Gupta 353bdd2596dSAchin Gupta case SPCI_FEATURES: 354bdd2596dSAchin Gupta /* 355bdd2596dSAchin Gupta * This is an optional interface. Do the minimal checks and 356bdd2596dSAchin Gupta * forward to SPM core which will handle it if implemented. 357bdd2596dSAchin Gupta */ 358bdd2596dSAchin Gupta 359bdd2596dSAchin Gupta /* 360bdd2596dSAchin Gupta * Check if w1 holds a valid SPCI fid. This is an 361bdd2596dSAchin Gupta * optimization. 362bdd2596dSAchin Gupta */ 363bdd2596dSAchin Gupta if (!is_spci_fid(x1)) 364bdd2596dSAchin Gupta SMC_RET8(handle, SPCI_ERROR, 365bdd2596dSAchin Gupta SPCI_TARGET_INFO_MBZ, SPCI_ERROR_NOT_SUPPORTED, 366bdd2596dSAchin Gupta SPCI_PARAM_MBZ, SPCI_PARAM_MBZ, SPCI_PARAM_MBZ, 367bdd2596dSAchin Gupta SPCI_PARAM_MBZ, SPCI_PARAM_MBZ); 368bdd2596dSAchin Gupta 369bdd2596dSAchin Gupta /* Forward SMC from Normal world to the SPM core */ 370bdd2596dSAchin Gupta if (in_sstate == NON_SECURE) { 371bdd2596dSAchin Gupta /* Save incoming security state */ 372bdd2596dSAchin Gupta cm_el1_sysregs_context_save(in_sstate); 373*28f39f02SMax Shvetsov cm_el2_sysregs_context_save(in_sstate); 374bdd2596dSAchin Gupta 375bdd2596dSAchin Gupta /* Restore outgoing security state */ 376bdd2596dSAchin Gupta cm_el1_sysregs_context_restore(out_sstate); 377*28f39f02SMax Shvetsov cm_el2_sysregs_context_restore(out_sstate); 378bdd2596dSAchin Gupta cm_set_next_eret_context(out_sstate); 379bdd2596dSAchin Gupta 380bdd2596dSAchin Gupta SMC_RET8(cm_get_context(out_sstate), smc_fid, 381bdd2596dSAchin Gupta x1, x2, x3, x4, 382bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X5), 383bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X6), 384bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X7)); 385bdd2596dSAchin Gupta } else { 386bdd2596dSAchin Gupta /* 387bdd2596dSAchin Gupta * Return success if call was from secure world i.e. all 388bdd2596dSAchin Gupta * SPCI functions are supported. This is essentially a 389bdd2596dSAchin Gupta * nop. 390bdd2596dSAchin Gupta */ 391bdd2596dSAchin Gupta SMC_RET8(handle, SPCI_SUCCESS_SMC32, x1, x2, x3, x4, 392bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X5), 393bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X6), 394bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X7)); 395bdd2596dSAchin Gupta } 396bdd2596dSAchin Gupta break; /* not reached */ 397bdd2596dSAchin Gupta 398bdd2596dSAchin Gupta case SPCI_RX_RELEASE: 399bdd2596dSAchin Gupta case SPCI_RXTX_MAP_SMC32: 400bdd2596dSAchin Gupta case SPCI_RXTX_MAP_SMC64: 401bdd2596dSAchin Gupta case SPCI_RXTX_UNMAP: 402bdd2596dSAchin Gupta case SPCI_MSG_RUN: 403bdd2596dSAchin Gupta /* This interface must be invoked only by the Normal world */ 404bdd2596dSAchin Gupta if (in_sstate == SECURE) { 405bdd2596dSAchin Gupta SMC_RET8(handle, SPCI_ERROR, 406bdd2596dSAchin Gupta SPCI_TARGET_INFO_MBZ, SPCI_ERROR_NOT_SUPPORTED, 407bdd2596dSAchin Gupta SPCI_PARAM_MBZ, SPCI_PARAM_MBZ, SPCI_PARAM_MBZ, 408bdd2596dSAchin Gupta SPCI_PARAM_MBZ, SPCI_PARAM_MBZ); 409bdd2596dSAchin Gupta } 410bdd2596dSAchin Gupta 411bdd2596dSAchin Gupta /* Fall through to forward the call to the other world */ 412bdd2596dSAchin Gupta 413bdd2596dSAchin Gupta case SPCI_PARTITION_INFO_GET: 414bdd2596dSAchin Gupta case SPCI_MSG_SEND: 415bdd2596dSAchin Gupta case SPCI_MSG_SEND_DIRECT_REQ_SMC32: 416bdd2596dSAchin Gupta case SPCI_MSG_SEND_DIRECT_REQ_SMC64: 417bdd2596dSAchin Gupta case SPCI_MSG_SEND_DIRECT_RESP_SMC32: 418bdd2596dSAchin Gupta case SPCI_MSG_SEND_DIRECT_RESP_SMC64: 419bdd2596dSAchin Gupta case SPCI_MEM_DONATE_SMC32: 420bdd2596dSAchin Gupta case SPCI_MEM_DONATE_SMC64: 421bdd2596dSAchin Gupta case SPCI_MEM_LEND_SMC32: 422bdd2596dSAchin Gupta case SPCI_MEM_LEND_SMC64: 423bdd2596dSAchin Gupta case SPCI_MEM_SHARE_SMC32: 424bdd2596dSAchin Gupta case SPCI_MEM_SHARE_SMC64: 425bdd2596dSAchin Gupta case SPCI_MEM_RETRIEVE_REQ_SMC32: 426bdd2596dSAchin Gupta case SPCI_MEM_RETRIEVE_REQ_SMC64: 427bdd2596dSAchin Gupta case SPCI_MEM_RETRIEVE_RESP: 428bdd2596dSAchin Gupta case SPCI_MEM_RELINQUISH: 429bdd2596dSAchin Gupta case SPCI_MEM_RECLAIM: 430bdd2596dSAchin Gupta case SPCI_SUCCESS_SMC32: 431bdd2596dSAchin Gupta case SPCI_SUCCESS_SMC64: 432bdd2596dSAchin Gupta /* 433bdd2596dSAchin Gupta * TODO: Assume that no requests originate from EL3 at the 434bdd2596dSAchin Gupta * moment. This will change if a SP service is required in 435bdd2596dSAchin Gupta * response to secure interrupts targeted to EL3. Until then 436bdd2596dSAchin Gupta * simply forward the call to the Normal world. 437bdd2596dSAchin Gupta */ 438bdd2596dSAchin Gupta 439bdd2596dSAchin Gupta /* Save incoming security state */ 440bdd2596dSAchin Gupta cm_el1_sysregs_context_save(in_sstate); 441*28f39f02SMax Shvetsov cm_el2_sysregs_context_save(in_sstate); 442bdd2596dSAchin Gupta 443bdd2596dSAchin Gupta /* Restore outgoing security state */ 444bdd2596dSAchin Gupta cm_el1_sysregs_context_restore(out_sstate); 445*28f39f02SMax Shvetsov cm_el2_sysregs_context_restore(out_sstate); 446bdd2596dSAchin Gupta cm_set_next_eret_context(out_sstate); 447bdd2596dSAchin Gupta 448bdd2596dSAchin Gupta SMC_RET8(cm_get_context(out_sstate), smc_fid, x1, x2, x3, x4, 449bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X5), 450bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X6), 451bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X7)); 452bdd2596dSAchin Gupta break; /* not reached */ 453bdd2596dSAchin Gupta 454bdd2596dSAchin Gupta case SPCI_MSG_WAIT: 455bdd2596dSAchin Gupta /* 456bdd2596dSAchin Gupta * Check if this is the first invocation of this interface on 457bdd2596dSAchin Gupta * this CPU from the Secure world. If so, then indicate that the 458bdd2596dSAchin Gupta * SPM core initialised successfully. 459bdd2596dSAchin Gupta */ 460bdd2596dSAchin Gupta if ((in_sstate == SECURE) && (ctx->state == SPMC_STATE_RESET)) { 461bdd2596dSAchin Gupta spmd_spm_core_sync_exit(0); 462bdd2596dSAchin Gupta } 463bdd2596dSAchin Gupta 464bdd2596dSAchin Gupta /* Intentional fall-through */ 465bdd2596dSAchin Gupta 466bdd2596dSAchin Gupta case SPCI_MSG_YIELD: 467bdd2596dSAchin Gupta /* This interface must be invoked only by the Secure world */ 468bdd2596dSAchin Gupta if (in_sstate == NON_SECURE) { 469bdd2596dSAchin Gupta SMC_RET8(handle, SPCI_ERROR, 470bdd2596dSAchin Gupta SPCI_TARGET_INFO_MBZ, SPCI_ERROR_NOT_SUPPORTED, 471bdd2596dSAchin Gupta SPCI_PARAM_MBZ, SPCI_PARAM_MBZ, SPCI_PARAM_MBZ, 472bdd2596dSAchin Gupta SPCI_PARAM_MBZ, SPCI_PARAM_MBZ); 473bdd2596dSAchin Gupta } 474bdd2596dSAchin Gupta 475bdd2596dSAchin Gupta /* Save incoming security state */ 476bdd2596dSAchin Gupta cm_el1_sysregs_context_save(in_sstate); 477*28f39f02SMax Shvetsov cm_el2_sysregs_context_save(in_sstate); 478bdd2596dSAchin Gupta 479bdd2596dSAchin Gupta /* Restore outgoing security state */ 480bdd2596dSAchin Gupta cm_el1_sysregs_context_restore(out_sstate); 481*28f39f02SMax Shvetsov cm_el2_sysregs_context_restore(out_sstate); 482bdd2596dSAchin Gupta cm_set_next_eret_context(out_sstate); 483bdd2596dSAchin Gupta 484bdd2596dSAchin Gupta SMC_RET8(cm_get_context(out_sstate), smc_fid, x1, x2, x3, x4, 485bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X5), 486bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X6), 487bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X7)); 488bdd2596dSAchin Gupta break; /* not reached */ 489bdd2596dSAchin Gupta 490bdd2596dSAchin Gupta default: 491bdd2596dSAchin Gupta WARN("SPM: Unsupported call 0x%08x\n", smc_fid); 492bdd2596dSAchin Gupta SMC_RET8(handle, SPCI_ERROR, 493bdd2596dSAchin Gupta SPCI_TARGET_INFO_MBZ, SPCI_ERROR_NOT_SUPPORTED, 494bdd2596dSAchin Gupta SPCI_PARAM_MBZ, SPCI_PARAM_MBZ, SPCI_PARAM_MBZ, 495bdd2596dSAchin Gupta SPCI_PARAM_MBZ, SPCI_PARAM_MBZ); 496bdd2596dSAchin Gupta } 497bdd2596dSAchin Gupta } 498