1bdd2596dSAchin Gupta /* 2cc6047b3SKathleen Capella * Copyright (c) 2020-2024, Arm Limited and Contributors. All rights reserved. 3bdd2596dSAchin Gupta * 4bdd2596dSAchin Gupta * SPDX-License-Identifier: BSD-3-Clause 5bdd2596dSAchin Gupta */ 6bdd2596dSAchin Gupta 7bdd2596dSAchin Gupta #include <assert.h> 8bdd2596dSAchin Gupta #include <errno.h> 94ce3e99aSScott Branden #include <inttypes.h> 104ce3e99aSScott Branden #include <stdint.h> 11bdd2596dSAchin Gupta #include <string.h> 12bdd2596dSAchin Gupta 13bdd2596dSAchin Gupta #include <arch_helpers.h> 1452696946SOlivier Deprez #include <arch/aarch64/arch_features.h> 15bdd2596dSAchin Gupta #include <bl31/bl31.h> 168cb99c3fSOlivier Deprez #include <bl31/interrupt_mgmt.h> 17bdd2596dSAchin Gupta #include <common/debug.h> 18bdd2596dSAchin Gupta #include <common/runtime_svc.h> 190cea2ae0SManish V Badarkhe #include <common/tbbr/tbbr_img_def.h> 20bdd2596dSAchin Gupta #include <lib/el3_runtime/context_mgmt.h> 210cea2ae0SManish V Badarkhe #include <lib/fconf/fconf.h> 220cea2ae0SManish V Badarkhe #include <lib/fconf/fconf_dyn_cfg_getter.h> 23bdd2596dSAchin Gupta #include <lib/smccc.h> 24bdd2596dSAchin Gupta #include <lib/spinlock.h> 25bdd2596dSAchin Gupta #include <lib/utils.h> 260cea2ae0SManish V Badarkhe #include <lib/xlat_tables/xlat_tables_v2.h> 27bdd2596dSAchin Gupta #include <plat/common/common_def.h> 28bdd2596dSAchin Gupta #include <plat/common/platform.h> 29bdd2596dSAchin Gupta #include <platform_def.h> 30890b5088SRaghu Krishnamurthy #include <services/el3_spmd_logical_sp.h> 31662af36dSJ-Alves #include <services/ffa_svc.h> 326da76075SMarc Bonnici #include <services/spmc_svc.h> 33bdd2596dSAchin Gupta #include <services/spmd_svc.h> 34bdd2596dSAchin Gupta #include <smccc_helpers.h> 35bdd2596dSAchin Gupta #include "spmd_private.h" 36bdd2596dSAchin Gupta 37bdd2596dSAchin Gupta /******************************************************************************* 38bdd2596dSAchin Gupta * SPM Core context information. 39bdd2596dSAchin Gupta ******************************************************************************/ 4052696946SOlivier Deprez static spmd_spm_core_context_t spm_core_context[PLATFORM_CORE_COUNT]; 41bdd2596dSAchin Gupta 42bdd2596dSAchin Gupta /******************************************************************************* 436da76075SMarc Bonnici * SPM Core attribute information is read from its manifest if the SPMC is not 446da76075SMarc Bonnici * at EL3. Else, it is populated from the SPMC directly. 45bdd2596dSAchin Gupta ******************************************************************************/ 4652696946SOlivier Deprez static spmc_manifest_attribute_t spmc_attrs; 470f14d02fSMax Shvetsov 480f14d02fSMax Shvetsov /******************************************************************************* 490f14d02fSMax Shvetsov * SPM Core entry point information. Discovered on the primary core and reused 500f14d02fSMax Shvetsov * on secondary cores. 510f14d02fSMax Shvetsov ******************************************************************************/ 520f14d02fSMax Shvetsov static entry_point_info_t *spmc_ep_info; 530f14d02fSMax Shvetsov 540f14d02fSMax Shvetsov /******************************************************************************* 5552696946SOlivier Deprez * SPM Core context on current CPU get helper. 5652696946SOlivier Deprez ******************************************************************************/ 5752696946SOlivier Deprez spmd_spm_core_context_t *spmd_get_context(void) 5852696946SOlivier Deprez { 59c8cea3b8SOlivier Deprez return &spm_core_context[plat_my_core_pos()]; 6052696946SOlivier Deprez } 6152696946SOlivier Deprez 6252696946SOlivier Deprez /******************************************************************************* 63a92bc73bSOlivier Deprez * SPM Core ID getter. 64a92bc73bSOlivier Deprez ******************************************************************************/ 65a92bc73bSOlivier Deprez uint16_t spmd_spmc_id_get(void) 66a92bc73bSOlivier Deprez { 67a92bc73bSOlivier Deprez return spmc_attrs.spmc_id; 68a92bc73bSOlivier Deprez } 69a92bc73bSOlivier Deprez 70a92bc73bSOlivier Deprez /******************************************************************************* 710f14d02fSMax Shvetsov * Static function declaration. 720f14d02fSMax Shvetsov ******************************************************************************/ 730f14d02fSMax Shvetsov static int32_t spmd_init(void); 7423d5ba86SOlivier Deprez static int spmd_spmc_init(void *pm_addr); 7595f7f6d8SRaghu Krishnamurthy 7652696946SOlivier Deprez static uint64_t spmd_smc_forward(uint32_t smc_fid, 7752696946SOlivier Deprez bool secure_origin, 7852696946SOlivier Deprez uint64_t x1, 7952696946SOlivier Deprez uint64_t x2, 8052696946SOlivier Deprez uint64_t x3, 8152696946SOlivier Deprez uint64_t x4, 82bb01a673SMarc Bonnici void *cookie, 83bb01a673SMarc Bonnici void *handle, 84bb01a673SMarc Bonnici uint64_t flags); 85bdd2596dSAchin Gupta 869944f557SDaniel Boulby /****************************************************************************** 879944f557SDaniel Boulby * Builds an SPMD to SPMC direct message request. 889944f557SDaniel Boulby *****************************************************************************/ 899944f557SDaniel Boulby void spmd_build_spmc_message(gp_regs_t *gpregs, uint8_t target_func, 909944f557SDaniel Boulby unsigned long long message) 919944f557SDaniel Boulby { 929944f557SDaniel Boulby write_ctx_reg(gpregs, CTX_GPREG_X0, FFA_MSG_SEND_DIRECT_REQ_SMC32); 939944f557SDaniel Boulby write_ctx_reg(gpregs, CTX_GPREG_X1, 949944f557SDaniel Boulby (SPMD_DIRECT_MSG_ENDPOINT_ID << FFA_DIRECT_MSG_SOURCE_SHIFT) | 959944f557SDaniel Boulby spmd_spmc_id_get()); 969944f557SDaniel Boulby write_ctx_reg(gpregs, CTX_GPREG_X2, BIT(31) | target_func); 979944f557SDaniel Boulby write_ctx_reg(gpregs, CTX_GPREG_X3, message); 9876d53ee1SOlivier Deprez 9976d53ee1SOlivier Deprez /* Zero out x4-x7 for the direct request emitted towards the SPMC. */ 10076d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X4, 0); 10176d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X5, 0); 10276d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X6, 0); 10376d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X7, 0); 1049944f557SDaniel Boulby } 1059944f557SDaniel Boulby 1069944f557SDaniel Boulby 107bdd2596dSAchin Gupta /******************************************************************************* 10852696946SOlivier Deprez * This function takes an SPMC context pointer and performs a synchronous 10952696946SOlivier Deprez * SPMC entry. 110bdd2596dSAchin Gupta ******************************************************************************/ 111bdd2596dSAchin Gupta uint64_t spmd_spm_core_sync_entry(spmd_spm_core_context_t *spmc_ctx) 112bdd2596dSAchin Gupta { 113bdd2596dSAchin Gupta uint64_t rc; 114bdd2596dSAchin Gupta 115bdd2596dSAchin Gupta assert(spmc_ctx != NULL); 116bdd2596dSAchin Gupta 117bdd2596dSAchin Gupta cm_set_context(&(spmc_ctx->cpu_ctx), SECURE); 118bdd2596dSAchin Gupta 119bdd2596dSAchin Gupta /* Restore the context assigned above */ 120033039f8SMax Shvetsov #if SPMD_SPM_AT_SEL2 12128f39f02SMax Shvetsov cm_el2_sysregs_context_restore(SECURE); 122678ce223SOlivier Deprez #else 123678ce223SOlivier Deprez cm_el1_sysregs_context_restore(SECURE); 124033039f8SMax Shvetsov #endif 125bdd2596dSAchin Gupta cm_set_next_eret_context(SECURE); 126bdd2596dSAchin Gupta 127033039f8SMax Shvetsov /* Enter SPMC */ 128bdd2596dSAchin Gupta rc = spmd_spm_core_enter(&spmc_ctx->c_rt_ctx); 129bdd2596dSAchin Gupta 130bdd2596dSAchin Gupta /* Save secure state */ 131033039f8SMax Shvetsov #if SPMD_SPM_AT_SEL2 13228f39f02SMax Shvetsov cm_el2_sysregs_context_save(SECURE); 133678ce223SOlivier Deprez #else 134678ce223SOlivier Deprez cm_el1_sysregs_context_save(SECURE); 135033039f8SMax Shvetsov #endif 136bdd2596dSAchin Gupta 137bdd2596dSAchin Gupta return rc; 138bdd2596dSAchin Gupta } 139bdd2596dSAchin Gupta 140bdd2596dSAchin Gupta /******************************************************************************* 14152696946SOlivier Deprez * This function returns to the place where spmd_spm_core_sync_entry() was 142bdd2596dSAchin Gupta * called originally. 143bdd2596dSAchin Gupta ******************************************************************************/ 144bdd2596dSAchin Gupta __dead2 void spmd_spm_core_sync_exit(uint64_t rc) 145bdd2596dSAchin Gupta { 14652696946SOlivier Deprez spmd_spm_core_context_t *ctx = spmd_get_context(); 147bdd2596dSAchin Gupta 14852696946SOlivier Deprez /* Get current CPU context from SPMC context */ 149bdd2596dSAchin Gupta assert(cm_get_context(SECURE) == &(ctx->cpu_ctx)); 150bdd2596dSAchin Gupta 151bdd2596dSAchin Gupta /* 152bdd2596dSAchin Gupta * The SPMD must have initiated the original request through a 153bdd2596dSAchin Gupta * synchronous entry into SPMC. Jump back to the original C runtime 154bdd2596dSAchin Gupta * context with the value of rc in x0; 155bdd2596dSAchin Gupta */ 156bdd2596dSAchin Gupta spmd_spm_core_exit(ctx->c_rt_ctx, rc); 157bdd2596dSAchin Gupta 158bdd2596dSAchin Gupta panic(); 159bdd2596dSAchin Gupta } 160bdd2596dSAchin Gupta 161bdd2596dSAchin Gupta /******************************************************************************* 16252696946SOlivier Deprez * Jump to the SPM Core for the first time. 163bdd2596dSAchin Gupta ******************************************************************************/ 164bdd2596dSAchin Gupta static int32_t spmd_init(void) 165bdd2596dSAchin Gupta { 16652696946SOlivier Deprez spmd_spm_core_context_t *ctx = spmd_get_context(); 16752696946SOlivier Deprez uint64_t rc; 168bdd2596dSAchin Gupta 16952696946SOlivier Deprez VERBOSE("SPM Core init start.\n"); 1709dcf63ddSOlivier Deprez 171f2dcf418SOlivier Deprez /* Primary boot core enters the SPMC for initialization. */ 172f2dcf418SOlivier Deprez ctx->state = SPMC_STATE_ON_PENDING; 173bdd2596dSAchin Gupta 174bdd2596dSAchin Gupta rc = spmd_spm_core_sync_entry(ctx); 17552696946SOlivier Deprez if (rc != 0ULL) { 1764ce3e99aSScott Branden ERROR("SPMC initialisation failed 0x%" PRIx64 "\n", rc); 17752696946SOlivier Deprez return 0; 178bdd2596dSAchin Gupta } 179bdd2596dSAchin Gupta 1809dcf63ddSOlivier Deprez ctx->state = SPMC_STATE_ON; 1819dcf63ddSOlivier Deprez 18252696946SOlivier Deprez VERBOSE("SPM Core init end.\n"); 183bdd2596dSAchin Gupta 184890b5088SRaghu Krishnamurthy spmd_logical_sp_set_spmc_initialized(); 185890b5088SRaghu Krishnamurthy rc = spmd_logical_sp_init(); 186890b5088SRaghu Krishnamurthy if (rc != 0) { 187890b5088SRaghu Krishnamurthy WARN("SPMD Logical partitions failed init.\n"); 188890b5088SRaghu Krishnamurthy } 189890b5088SRaghu Krishnamurthy 190bdd2596dSAchin Gupta return 1; 191bdd2596dSAchin Gupta } 192bdd2596dSAchin Gupta 193bdd2596dSAchin Gupta /******************************************************************************* 1948cb99c3fSOlivier Deprez * spmd_secure_interrupt_handler 1958cb99c3fSOlivier Deprez * Enter the SPMC for further handling of the secure interrupt by the SPMC 1968cb99c3fSOlivier Deprez * itself or a Secure Partition. 1978cb99c3fSOlivier Deprez ******************************************************************************/ 1988cb99c3fSOlivier Deprez static uint64_t spmd_secure_interrupt_handler(uint32_t id, 1998cb99c3fSOlivier Deprez uint32_t flags, 2008cb99c3fSOlivier Deprez void *handle, 2018cb99c3fSOlivier Deprez void *cookie) 2028cb99c3fSOlivier Deprez { 2038cb99c3fSOlivier Deprez spmd_spm_core_context_t *ctx = spmd_get_context(); 2048cb99c3fSOlivier Deprez gp_regs_t *gpregs = get_gpregs_ctx(&ctx->cpu_ctx); 2058cb99c3fSOlivier Deprez unsigned int linear_id = plat_my_core_pos(); 2068cb99c3fSOlivier Deprez int64_t rc; 2078cb99c3fSOlivier Deprez 2088cb99c3fSOlivier Deprez /* Sanity check the security state when the exception was generated */ 2098cb99c3fSOlivier Deprez assert(get_interrupt_src_ss(flags) == NON_SECURE); 2108cb99c3fSOlivier Deprez 2118cb99c3fSOlivier Deprez /* Sanity check the pointer to this cpu's context */ 2128cb99c3fSOlivier Deprez assert(handle == cm_get_context(NON_SECURE)); 2138cb99c3fSOlivier Deprez 2148cb99c3fSOlivier Deprez /* Save the non-secure context before entering SPMC */ 2158cb99c3fSOlivier Deprez #if SPMD_SPM_AT_SEL2 2168cb99c3fSOlivier Deprez cm_el2_sysregs_context_save(NON_SECURE); 2172d960a11SMadhukar Pappireddy #else 2182d960a11SMadhukar Pappireddy cm_el1_sysregs_context_save(NON_SECURE); 2198cb99c3fSOlivier Deprez #endif 2208cb99c3fSOlivier Deprez 2218cb99c3fSOlivier Deprez /* Convey the event to the SPMC through the FFA_INTERRUPT interface. */ 2228cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X0, FFA_INTERRUPT); 2238cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X1, 0); 2248cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X2, 0); 2258cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X3, 0); 2268cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X4, 0); 2278cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X5, 0); 2288cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X6, 0); 2298cb99c3fSOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X7, 0); 2308cb99c3fSOlivier Deprez 2318cb99c3fSOlivier Deprez /* Mark current core as handling a secure interrupt. */ 2328cb99c3fSOlivier Deprez ctx->secure_interrupt_ongoing = true; 2338cb99c3fSOlivier Deprez 2348cb99c3fSOlivier Deprez rc = spmd_spm_core_sync_entry(ctx); 2358cb99c3fSOlivier Deprez if (rc != 0ULL) { 2360c23e6f4SOlivier Deprez ERROR("%s failed (%" PRId64 ") on CPU%u\n", __func__, rc, linear_id); 2378cb99c3fSOlivier Deprez } 2388cb99c3fSOlivier Deprez 2398cb99c3fSOlivier Deprez ctx->secure_interrupt_ongoing = false; 2408cb99c3fSOlivier Deprez 2418cb99c3fSOlivier Deprez #if SPMD_SPM_AT_SEL2 2428cb99c3fSOlivier Deprez cm_el2_sysregs_context_restore(NON_SECURE); 2432d960a11SMadhukar Pappireddy #else 2442d960a11SMadhukar Pappireddy cm_el1_sysregs_context_restore(NON_SECURE); 2458cb99c3fSOlivier Deprez #endif 2468cb99c3fSOlivier Deprez cm_set_next_eret_context(NON_SECURE); 2478cb99c3fSOlivier Deprez 2488cb99c3fSOlivier Deprez SMC_RET0(&ctx->cpu_ctx); 2498cb99c3fSOlivier Deprez } 2508cb99c3fSOlivier Deprez 251bb6d0a17SOlivier Deprez #if (EL3_EXCEPTION_HANDLING == 0) 252a1e0e871SMadhukar Pappireddy /******************************************************************************* 253a1e0e871SMadhukar Pappireddy * spmd_group0_interrupt_handler_nwd 254a1e0e871SMadhukar Pappireddy * Group0 secure interrupt in the normal world are trapped to EL3. Delegate the 255a1e0e871SMadhukar Pappireddy * handling of the interrupt to the platform handler, and return only upon 256a1e0e871SMadhukar Pappireddy * successfully handling the Group0 interrupt. 257a1e0e871SMadhukar Pappireddy ******************************************************************************/ 258a1e0e871SMadhukar Pappireddy static uint64_t spmd_group0_interrupt_handler_nwd(uint32_t id, 259a1e0e871SMadhukar Pappireddy uint32_t flags, 260a1e0e871SMadhukar Pappireddy void *handle, 261a1e0e871SMadhukar Pappireddy void *cookie) 262a1e0e871SMadhukar Pappireddy { 263a1e0e871SMadhukar Pappireddy uint32_t intid; 264a1e0e871SMadhukar Pappireddy 265a1e0e871SMadhukar Pappireddy /* Sanity check the security state when the exception was generated. */ 266a1e0e871SMadhukar Pappireddy assert(get_interrupt_src_ss(flags) == NON_SECURE); 267a1e0e871SMadhukar Pappireddy 268a1e0e871SMadhukar Pappireddy /* Sanity check the pointer to this cpu's context. */ 269a1e0e871SMadhukar Pappireddy assert(handle == cm_get_context(NON_SECURE)); 270a1e0e871SMadhukar Pappireddy 271a1e0e871SMadhukar Pappireddy assert(id == INTR_ID_UNAVAILABLE); 272a1e0e871SMadhukar Pappireddy 273a1e0e871SMadhukar Pappireddy assert(plat_ic_get_pending_interrupt_type() == INTR_TYPE_EL3); 274a1e0e871SMadhukar Pappireddy 2756c91fc44SMadhukar Pappireddy intid = plat_ic_acknowledge_interrupt(); 276a1e0e871SMadhukar Pappireddy 277a1e0e871SMadhukar Pappireddy if (plat_spmd_handle_group0_interrupt(intid) < 0) { 278a1e0e871SMadhukar Pappireddy ERROR("Group0 interrupt %u not handled\n", intid); 279a1e0e871SMadhukar Pappireddy panic(); 280a1e0e871SMadhukar Pappireddy } 281a1e0e871SMadhukar Pappireddy 2826c91fc44SMadhukar Pappireddy /* Deactivate the corresponding Group0 interrupt. */ 2836c91fc44SMadhukar Pappireddy plat_ic_end_of_interrupt(intid); 2846c91fc44SMadhukar Pappireddy 285a1e0e871SMadhukar Pappireddy return 0U; 286a1e0e871SMadhukar Pappireddy } 287bb6d0a17SOlivier Deprez #endif 288a1e0e871SMadhukar Pappireddy 2896671b3d8SMadhukar Pappireddy /******************************************************************************* 2906671b3d8SMadhukar Pappireddy * spmd_handle_group0_intr_swd 2916671b3d8SMadhukar Pappireddy * SPMC delegates handling of Group0 secure interrupt to EL3 firmware using 2926671b3d8SMadhukar Pappireddy * FFA_EL3_INTR_HANDLE SMC call. Further, SPMD delegates the handling of the 2936671b3d8SMadhukar Pappireddy * interrupt to the platform handler, and returns only upon successfully 2946671b3d8SMadhukar Pappireddy * handling the Group0 interrupt. 2956671b3d8SMadhukar Pappireddy ******************************************************************************/ 2966671b3d8SMadhukar Pappireddy static uint64_t spmd_handle_group0_intr_swd(void *handle) 2976671b3d8SMadhukar Pappireddy { 2986671b3d8SMadhukar Pappireddy uint32_t intid; 2996671b3d8SMadhukar Pappireddy 3006671b3d8SMadhukar Pappireddy /* Sanity check the pointer to this cpu's context */ 3016671b3d8SMadhukar Pappireddy assert(handle == cm_get_context(SECURE)); 3026671b3d8SMadhukar Pappireddy 3036671b3d8SMadhukar Pappireddy assert(plat_ic_get_pending_interrupt_type() == INTR_TYPE_EL3); 3046671b3d8SMadhukar Pappireddy 3056c91fc44SMadhukar Pappireddy intid = plat_ic_acknowledge_interrupt(); 3066671b3d8SMadhukar Pappireddy 3076671b3d8SMadhukar Pappireddy /* 3086671b3d8SMadhukar Pappireddy * TODO: Currently due to a limitation in SPMD implementation, the 3096671b3d8SMadhukar Pappireddy * platform handler is expected to not delegate handling to NWd while 3106671b3d8SMadhukar Pappireddy * processing Group0 secure interrupt. 3116671b3d8SMadhukar Pappireddy */ 3126671b3d8SMadhukar Pappireddy if (plat_spmd_handle_group0_interrupt(intid) < 0) { 3136671b3d8SMadhukar Pappireddy /* Group0 interrupt was not handled by the platform. */ 3146671b3d8SMadhukar Pappireddy ERROR("Group0 interrupt %u not handled\n", intid); 3156671b3d8SMadhukar Pappireddy panic(); 3166671b3d8SMadhukar Pappireddy } 3176671b3d8SMadhukar Pappireddy 3186c91fc44SMadhukar Pappireddy /* Deactivate the corresponding Group0 interrupt. */ 3196c91fc44SMadhukar Pappireddy plat_ic_end_of_interrupt(intid); 3206c91fc44SMadhukar Pappireddy 3216671b3d8SMadhukar Pappireddy /* Return success. */ 3226671b3d8SMadhukar Pappireddy SMC_RET8(handle, FFA_SUCCESS_SMC32, FFA_PARAM_MBZ, FFA_PARAM_MBZ, 3236671b3d8SMadhukar Pappireddy FFA_PARAM_MBZ, FFA_PARAM_MBZ, FFA_PARAM_MBZ, FFA_PARAM_MBZ, 3246671b3d8SMadhukar Pappireddy FFA_PARAM_MBZ); 3256671b3d8SMadhukar Pappireddy } 3266671b3d8SMadhukar Pappireddy 3270cea2ae0SManish V Badarkhe #if ENABLE_RME && SPMD_SPM_AT_SEL2 && !RESET_TO_BL31 3280cea2ae0SManish V Badarkhe static int spmd_dynamic_map_mem(uintptr_t base_addr, size_t size, 3290cea2ae0SManish V Badarkhe unsigned int attr, uintptr_t *align_addr, 3300cea2ae0SManish V Badarkhe size_t *align_size) 3310cea2ae0SManish V Badarkhe { 3320cea2ae0SManish V Badarkhe uintptr_t base_addr_align; 3330cea2ae0SManish V Badarkhe size_t mapped_size_align; 3340cea2ae0SManish V Badarkhe int rc; 3350cea2ae0SManish V Badarkhe 3360cea2ae0SManish V Badarkhe /* Page aligned address and size if necessary */ 3370cea2ae0SManish V Badarkhe base_addr_align = page_align(base_addr, DOWN); 3380cea2ae0SManish V Badarkhe mapped_size_align = page_align(size, UP); 3390cea2ae0SManish V Badarkhe 3400cea2ae0SManish V Badarkhe if ((base_addr != base_addr_align) && 3410cea2ae0SManish V Badarkhe (size == mapped_size_align)) { 3420cea2ae0SManish V Badarkhe mapped_size_align += PAGE_SIZE; 3430cea2ae0SManish V Badarkhe } 3440cea2ae0SManish V Badarkhe 3450cea2ae0SManish V Badarkhe /* 3460cea2ae0SManish V Badarkhe * Map dynamically given region with its aligned base address and 3470cea2ae0SManish V Badarkhe * size 3480cea2ae0SManish V Badarkhe */ 3490cea2ae0SManish V Badarkhe rc = mmap_add_dynamic_region((unsigned long long)base_addr_align, 3500cea2ae0SManish V Badarkhe base_addr_align, 3510cea2ae0SManish V Badarkhe mapped_size_align, 3520cea2ae0SManish V Badarkhe attr); 3530cea2ae0SManish V Badarkhe if (rc == 0) { 3540cea2ae0SManish V Badarkhe *align_addr = base_addr_align; 3550cea2ae0SManish V Badarkhe *align_size = mapped_size_align; 3560cea2ae0SManish V Badarkhe } 3570cea2ae0SManish V Badarkhe 3580cea2ae0SManish V Badarkhe return rc; 3590cea2ae0SManish V Badarkhe } 3600cea2ae0SManish V Badarkhe 3610cea2ae0SManish V Badarkhe static void spmd_do_sec_cpy(uintptr_t root_base_addr, uintptr_t sec_base_addr, 3620cea2ae0SManish V Badarkhe size_t size) 3630cea2ae0SManish V Badarkhe { 3640cea2ae0SManish V Badarkhe uintptr_t root_base_addr_align, sec_base_addr_align; 3650cea2ae0SManish V Badarkhe size_t root_mapped_size_align, sec_mapped_size_align; 3660cea2ae0SManish V Badarkhe int rc; 3670cea2ae0SManish V Badarkhe 3680cea2ae0SManish V Badarkhe assert(root_base_addr != 0UL); 3690cea2ae0SManish V Badarkhe assert(sec_base_addr != 0UL); 3700cea2ae0SManish V Badarkhe assert(size != 0UL); 3710cea2ae0SManish V Badarkhe 3720cea2ae0SManish V Badarkhe /* Map the memory with required attributes */ 3730cea2ae0SManish V Badarkhe rc = spmd_dynamic_map_mem(root_base_addr, size, MT_RO_DATA | MT_ROOT, 3740cea2ae0SManish V Badarkhe &root_base_addr_align, 3750cea2ae0SManish V Badarkhe &root_mapped_size_align); 3760cea2ae0SManish V Badarkhe if (rc != 0) { 3770cea2ae0SManish V Badarkhe ERROR("%s %s %lu (%d)\n", "Error while mapping", "root region", 3780cea2ae0SManish V Badarkhe root_base_addr, rc); 3790cea2ae0SManish V Badarkhe panic(); 3800cea2ae0SManish V Badarkhe } 3810cea2ae0SManish V Badarkhe 3820cea2ae0SManish V Badarkhe rc = spmd_dynamic_map_mem(sec_base_addr, size, MT_RW_DATA | MT_SECURE, 3830cea2ae0SManish V Badarkhe &sec_base_addr_align, &sec_mapped_size_align); 3840cea2ae0SManish V Badarkhe if (rc != 0) { 3850cea2ae0SManish V Badarkhe ERROR("%s %s %lu (%d)\n", "Error while mapping", 3860cea2ae0SManish V Badarkhe "secure region", sec_base_addr, rc); 3870cea2ae0SManish V Badarkhe panic(); 3880cea2ae0SManish V Badarkhe } 3890cea2ae0SManish V Badarkhe 3900cea2ae0SManish V Badarkhe /* Do copy operation */ 3910cea2ae0SManish V Badarkhe (void)memcpy((void *)sec_base_addr, (void *)root_base_addr, size); 3920cea2ae0SManish V Badarkhe 3930cea2ae0SManish V Badarkhe /* Unmap root memory region */ 3940cea2ae0SManish V Badarkhe rc = mmap_remove_dynamic_region(root_base_addr_align, 3950cea2ae0SManish V Badarkhe root_mapped_size_align); 3960cea2ae0SManish V Badarkhe if (rc != 0) { 3970cea2ae0SManish V Badarkhe ERROR("%s %s %lu (%d)\n", "Error while unmapping", 3980cea2ae0SManish V Badarkhe "root region", root_base_addr_align, rc); 3990cea2ae0SManish V Badarkhe panic(); 4000cea2ae0SManish V Badarkhe } 4010cea2ae0SManish V Badarkhe 4020cea2ae0SManish V Badarkhe /* Unmap secure memory region */ 4030cea2ae0SManish V Badarkhe rc = mmap_remove_dynamic_region(sec_base_addr_align, 4040cea2ae0SManish V Badarkhe sec_mapped_size_align); 4050cea2ae0SManish V Badarkhe if (rc != 0) { 4060cea2ae0SManish V Badarkhe ERROR("%s %s %lu (%d)\n", "Error while unmapping", 4070cea2ae0SManish V Badarkhe "secure region", sec_base_addr_align, rc); 4080cea2ae0SManish V Badarkhe panic(); 4090cea2ae0SManish V Badarkhe } 4100cea2ae0SManish V Badarkhe } 4110cea2ae0SManish V Badarkhe #endif /* ENABLE_RME && SPMD_SPM_AT_SEL2 && !RESET_TO_BL31 */ 4120cea2ae0SManish V Badarkhe 4138cb99c3fSOlivier Deprez /******************************************************************************* 41452696946SOlivier Deprez * Loads SPMC manifest and inits SPMC. 4150f14d02fSMax Shvetsov ******************************************************************************/ 41623d5ba86SOlivier Deprez static int spmd_spmc_init(void *pm_addr) 4170f14d02fSMax Shvetsov { 418f2dcf418SOlivier Deprez cpu_context_t *cpu_ctx; 419f2dcf418SOlivier Deprez unsigned int core_id; 4208cb99c3fSOlivier Deprez uint32_t ep_attr, flags; 42152696946SOlivier Deprez int rc; 4220cea2ae0SManish V Badarkhe const struct dyn_cfg_dtb_info_t *image_info __unused; 4230f14d02fSMax Shvetsov 42452696946SOlivier Deprez /* Load the SPM Core manifest */ 42523d5ba86SOlivier Deprez rc = plat_spm_core_manifest_load(&spmc_attrs, pm_addr); 4260f14d02fSMax Shvetsov if (rc != 0) { 42752696946SOlivier Deprez WARN("No or invalid SPM Core manifest image provided by BL2\n"); 42852696946SOlivier Deprez return rc; 4290f14d02fSMax Shvetsov } 4300f14d02fSMax Shvetsov 4310f14d02fSMax Shvetsov /* 43252696946SOlivier Deprez * Ensure that the SPM Core version is compatible with the SPM 43352696946SOlivier Deprez * Dispatcher version. 4340f14d02fSMax Shvetsov */ 435662af36dSJ-Alves if ((spmc_attrs.major_version != FFA_VERSION_MAJOR) || 436662af36dSJ-Alves (spmc_attrs.minor_version > FFA_VERSION_MINOR)) { 437662af36dSJ-Alves WARN("Unsupported FFA version (%u.%u)\n", 4380f14d02fSMax Shvetsov spmc_attrs.major_version, spmc_attrs.minor_version); 43952696946SOlivier Deprez return -EINVAL; 4400f14d02fSMax Shvetsov } 4410f14d02fSMax Shvetsov 442662af36dSJ-Alves VERBOSE("FFA version (%u.%u)\n", spmc_attrs.major_version, 4430f14d02fSMax Shvetsov spmc_attrs.minor_version); 4440f14d02fSMax Shvetsov 44552696946SOlivier Deprez VERBOSE("SPM Core run time EL%x.\n", 446033039f8SMax Shvetsov SPMD_SPM_AT_SEL2 ? MODE_EL2 : MODE_EL1); 4470f14d02fSMax Shvetsov 448ac03ac5eSMax Shvetsov /* Validate the SPMC ID, Ensure high bit is set */ 44952696946SOlivier Deprez if (((spmc_attrs.spmc_id >> SPMC_SECURE_ID_SHIFT) & 45052696946SOlivier Deprez SPMC_SECURE_ID_MASK) == 0U) { 45152696946SOlivier Deprez WARN("Invalid ID (0x%x) for SPMC.\n", spmc_attrs.spmc_id); 45252696946SOlivier Deprez return -EINVAL; 453ac03ac5eSMax Shvetsov } 454ac03ac5eSMax Shvetsov 45552696946SOlivier Deprez /* Validate the SPM Core execution state */ 4560f14d02fSMax Shvetsov if ((spmc_attrs.exec_state != MODE_RW_64) && 4570f14d02fSMax Shvetsov (spmc_attrs.exec_state != MODE_RW_32)) { 45823d5ba86SOlivier Deprez WARN("Unsupported %s%x.\n", "SPM Core execution state 0x", 4590f14d02fSMax Shvetsov spmc_attrs.exec_state); 46052696946SOlivier Deprez return -EINVAL; 4610f14d02fSMax Shvetsov } 4620f14d02fSMax Shvetsov 46323d5ba86SOlivier Deprez VERBOSE("%s%x.\n", "SPM Core execution state 0x", 46423d5ba86SOlivier Deprez spmc_attrs.exec_state); 4650f14d02fSMax Shvetsov 466033039f8SMax Shvetsov #if SPMD_SPM_AT_SEL2 467033039f8SMax Shvetsov /* Ensure manifest has not requested AArch32 state in S-EL2 */ 468033039f8SMax Shvetsov if (spmc_attrs.exec_state == MODE_RW_32) { 469033039f8SMax Shvetsov WARN("AArch32 state at S-EL2 is not supported.\n"); 47052696946SOlivier Deprez return -EINVAL; 4710f14d02fSMax Shvetsov } 4720f14d02fSMax Shvetsov 4730f14d02fSMax Shvetsov /* 4740f14d02fSMax Shvetsov * Check if S-EL2 is supported on this system if S-EL2 4750f14d02fSMax Shvetsov * is required for SPM 4760f14d02fSMax Shvetsov */ 477623f6140SAndre Przywara if (!is_feat_sel2_supported()) { 47852696946SOlivier Deprez WARN("SPM Core run time S-EL2 is not supported.\n"); 47952696946SOlivier Deprez return -EINVAL; 4800f14d02fSMax Shvetsov } 481033039f8SMax Shvetsov #endif /* SPMD_SPM_AT_SEL2 */ 4820f14d02fSMax Shvetsov 4830f14d02fSMax Shvetsov /* Initialise an entrypoint to set up the CPU context */ 4840f14d02fSMax Shvetsov ep_attr = SECURE | EP_ST_ENABLE; 48552696946SOlivier Deprez if ((read_sctlr_el3() & SCTLR_EE_BIT) != 0ULL) { 4860f14d02fSMax Shvetsov ep_attr |= EP_EE_BIG; 4870f14d02fSMax Shvetsov } 4880f14d02fSMax Shvetsov 4890f14d02fSMax Shvetsov SET_PARAM_HEAD(spmc_ep_info, PARAM_EP, VERSION_1, ep_attr); 4900f14d02fSMax Shvetsov 4910f14d02fSMax Shvetsov /* 49252696946SOlivier Deprez * Populate SPSR for SPM Core based upon validated parameters from the 49352696946SOlivier Deprez * manifest. 4940f14d02fSMax Shvetsov */ 4950f14d02fSMax Shvetsov if (spmc_attrs.exec_state == MODE_RW_32) { 4960f14d02fSMax Shvetsov spmc_ep_info->spsr = SPSR_MODE32(MODE32_svc, SPSR_T_ARM, 4970f14d02fSMax Shvetsov SPSR_E_LITTLE, 4980f14d02fSMax Shvetsov DAIF_FIQ_BIT | 4990f14d02fSMax Shvetsov DAIF_IRQ_BIT | 5000f14d02fSMax Shvetsov DAIF_ABT_BIT); 5010f14d02fSMax Shvetsov } else { 502033039f8SMax Shvetsov 503033039f8SMax Shvetsov #if SPMD_SPM_AT_SEL2 504033039f8SMax Shvetsov static const uint32_t runtime_el = MODE_EL2; 505033039f8SMax Shvetsov #else 506033039f8SMax Shvetsov static const uint32_t runtime_el = MODE_EL1; 507033039f8SMax Shvetsov #endif 508033039f8SMax Shvetsov spmc_ep_info->spsr = SPSR_64(runtime_el, 5090f14d02fSMax Shvetsov MODE_SP_ELX, 5100f14d02fSMax Shvetsov DISABLE_ALL_EXCEPTIONS); 5110f14d02fSMax Shvetsov } 5120f14d02fSMax Shvetsov 5130cea2ae0SManish V Badarkhe #if ENABLE_RME && SPMD_SPM_AT_SEL2 && !RESET_TO_BL31 5140cea2ae0SManish V Badarkhe image_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TOS_FW_CONFIG_ID); 5150cea2ae0SManish V Badarkhe assert(image_info != NULL); 5160cea2ae0SManish V Badarkhe 5170cea2ae0SManish V Badarkhe if ((image_info->config_addr == 0UL) || 5180cea2ae0SManish V Badarkhe (image_info->secondary_config_addr == 0UL) || 5190cea2ae0SManish V Badarkhe (image_info->config_max_size == 0UL)) { 5200cea2ae0SManish V Badarkhe return -EINVAL; 5210cea2ae0SManish V Badarkhe } 5220cea2ae0SManish V Badarkhe 5230cea2ae0SManish V Badarkhe /* Copy manifest from root->secure region */ 5240cea2ae0SManish V Badarkhe spmd_do_sec_cpy(image_info->config_addr, 5250cea2ae0SManish V Badarkhe image_info->secondary_config_addr, 5260cea2ae0SManish V Badarkhe image_info->config_max_size); 5270cea2ae0SManish V Badarkhe 5280cea2ae0SManish V Badarkhe /* Update ep info of BL32 */ 5290cea2ae0SManish V Badarkhe assert(spmc_ep_info != NULL); 5300cea2ae0SManish V Badarkhe spmc_ep_info->args.arg0 = image_info->secondary_config_addr; 5310cea2ae0SManish V Badarkhe #endif /* ENABLE_RME && SPMD_SPM_AT_SEL2 && !RESET_TO_BL31 */ 5320cea2ae0SManish V Badarkhe 533f2dcf418SOlivier Deprez /* Set an initial SPMC context state for all cores. */ 534f2dcf418SOlivier Deprez for (core_id = 0U; core_id < PLATFORM_CORE_COUNT; core_id++) { 535f2dcf418SOlivier Deprez spm_core_context[core_id].state = SPMC_STATE_OFF; 5360f14d02fSMax Shvetsov 537f2dcf418SOlivier Deprez /* Setup an initial cpu context for the SPMC. */ 538f2dcf418SOlivier Deprez cpu_ctx = &spm_core_context[core_id].cpu_ctx; 539f2dcf418SOlivier Deprez cm_setup_context(cpu_ctx, spmc_ep_info); 5400f14d02fSMax Shvetsov 541f2dcf418SOlivier Deprez /* 542f2dcf418SOlivier Deprez * Pass the core linear ID to the SPMC through x4. 543f2dcf418SOlivier Deprez * (TF-A implementation defined behavior helping 544f2dcf418SOlivier Deprez * a legacy TOS migration to adopt FF-A). 545f2dcf418SOlivier Deprez */ 546f2dcf418SOlivier Deprez write_ctx_reg(get_gpregs_ctx(cpu_ctx), CTX_GPREG_X4, core_id); 547f2dcf418SOlivier Deprez } 5480f14d02fSMax Shvetsov 549a334c4e6SOlivier Deprez /* Register power management hooks with PSCI */ 550a334c4e6SOlivier Deprez psci_register_spd_pm_hook(&spmd_pm); 551a334c4e6SOlivier Deprez 5520f14d02fSMax Shvetsov /* Register init function for deferred init. */ 5530f14d02fSMax Shvetsov bl31_register_bl32_init(&spmd_init); 5540f14d02fSMax Shvetsov 555f2dcf418SOlivier Deprez INFO("SPM Core setup done.\n"); 556f2dcf418SOlivier Deprez 5578cb99c3fSOlivier Deprez /* 5588cb99c3fSOlivier Deprez * Register an interrupt handler routing secure interrupts to SPMD 5598cb99c3fSOlivier Deprez * while the NWd is running. 5608cb99c3fSOlivier Deprez */ 5618cb99c3fSOlivier Deprez flags = 0; 5628cb99c3fSOlivier Deprez set_interrupt_rm_flag(flags, NON_SECURE); 5638cb99c3fSOlivier Deprez rc = register_interrupt_type_handler(INTR_TYPE_S_EL1, 5648cb99c3fSOlivier Deprez spmd_secure_interrupt_handler, 5658cb99c3fSOlivier Deprez flags); 5668cb99c3fSOlivier Deprez if (rc != 0) { 5678cb99c3fSOlivier Deprez panic(); 5688cb99c3fSOlivier Deprez } 5698cb99c3fSOlivier Deprez 570a1e0e871SMadhukar Pappireddy /* 571bb6d0a17SOlivier Deprez * Permit configurations where the SPM resides at S-EL1/2 and upon a 572bb6d0a17SOlivier Deprez * Group0 interrupt triggering while the normal world runs, the 573bb6d0a17SOlivier Deprez * interrupt is routed either through the EHF or directly to the SPMD: 574bb6d0a17SOlivier Deprez * 575bb6d0a17SOlivier Deprez * EL3_EXCEPTION_HANDLING=0: the Group0 interrupt is routed to the SPMD 576bb6d0a17SOlivier Deprez * for handling by spmd_group0_interrupt_handler_nwd. 577bb6d0a17SOlivier Deprez * 578bb6d0a17SOlivier Deprez * EL3_EXCEPTION_HANDLING=1: the Group0 interrupt is routed to the EHF. 579bb6d0a17SOlivier Deprez * 580bb6d0a17SOlivier Deprez */ 581bb6d0a17SOlivier Deprez #if (EL3_EXCEPTION_HANDLING == 0) 582bb6d0a17SOlivier Deprez /* 583fca5f0ebSMadhukar Pappireddy * If EL3 interrupts are supported by the platform, register an 584fca5f0ebSMadhukar Pappireddy * interrupt handler routing Group0 interrupts to SPMD while the NWd is 585fca5f0ebSMadhukar Pappireddy * running. 586a1e0e871SMadhukar Pappireddy */ 587fca5f0ebSMadhukar Pappireddy if (plat_ic_has_interrupt_type(INTR_TYPE_EL3)) { 588a1e0e871SMadhukar Pappireddy rc = register_interrupt_type_handler(INTR_TYPE_EL3, 589a1e0e871SMadhukar Pappireddy spmd_group0_interrupt_handler_nwd, 590a1e0e871SMadhukar Pappireddy flags); 591a1e0e871SMadhukar Pappireddy if (rc != 0) { 592a1e0e871SMadhukar Pappireddy panic(); 593a1e0e871SMadhukar Pappireddy } 594fca5f0ebSMadhukar Pappireddy } 595bb6d0a17SOlivier Deprez #endif 596bb6d0a17SOlivier Deprez 5970f14d02fSMax Shvetsov return 0; 5980f14d02fSMax Shvetsov } 5990f14d02fSMax Shvetsov 6000f14d02fSMax Shvetsov /******************************************************************************* 60152696946SOlivier Deprez * Initialize context of SPM Core. 602bdd2596dSAchin Gupta ******************************************************************************/ 6030f14d02fSMax Shvetsov int spmd_setup(void) 604bdd2596dSAchin Gupta { 605bdd2596dSAchin Gupta int rc; 6066da76075SMarc Bonnici void *spmc_manifest; 6076da76075SMarc Bonnici 6086da76075SMarc Bonnici /* 6096da76075SMarc Bonnici * If the SPMC is at EL3, then just initialise it directly. The 6106da76075SMarc Bonnici * shenanigans of when it is at a lower EL are not needed. 6116da76075SMarc Bonnici */ 6126da76075SMarc Bonnici if (is_spmc_at_el3()) { 6136da76075SMarc Bonnici /* Allow the SPMC to populate its attributes directly. */ 6146da76075SMarc Bonnici spmc_populate_attrs(&spmc_attrs); 6156da76075SMarc Bonnici 6166da76075SMarc Bonnici rc = spmc_setup(); 6176da76075SMarc Bonnici if (rc != 0) { 6180d33649eSOlivier Deprez WARN("SPMC initialisation failed 0x%x.\n", rc); 6196da76075SMarc Bonnici } 6200d33649eSOlivier Deprez return 0; 6216da76075SMarc Bonnici } 622bdd2596dSAchin Gupta 623bdd2596dSAchin Gupta spmc_ep_info = bl31_plat_get_next_image_ep_info(SECURE); 62452696946SOlivier Deprez if (spmc_ep_info == NULL) { 62552696946SOlivier Deprez WARN("No SPM Core image provided by BL2 boot loader.\n"); 6260d33649eSOlivier Deprez return 0; 627bdd2596dSAchin Gupta } 628bdd2596dSAchin Gupta 629bdd2596dSAchin Gupta /* Under no circumstances will this parameter be 0 */ 63052696946SOlivier Deprez assert(spmc_ep_info->pc != 0ULL); 631bdd2596dSAchin Gupta 632bdd2596dSAchin Gupta /* 633bdd2596dSAchin Gupta * Check if BL32 ep_info has a reference to 'tos_fw_config'. This will 63452696946SOlivier Deprez * be used as a manifest for the SPM Core at the next lower EL/mode. 635bdd2596dSAchin Gupta */ 63623d5ba86SOlivier Deprez spmc_manifest = (void *)spmc_ep_info->args.arg0; 63723d5ba86SOlivier Deprez if (spmc_manifest == NULL) { 6380d33649eSOlivier Deprez WARN("Invalid or absent SPM Core manifest.\n"); 6390d33649eSOlivier Deprez return 0; 640bdd2596dSAchin Gupta } 641bdd2596dSAchin Gupta 6420f14d02fSMax Shvetsov /* Load manifest, init SPMC */ 64323d5ba86SOlivier Deprez rc = spmd_spmc_init(spmc_manifest); 6440f14d02fSMax Shvetsov if (rc != 0) { 64552696946SOlivier Deprez WARN("Booting device without SPM initialization.\n"); 646bdd2596dSAchin Gupta } 647bdd2596dSAchin Gupta 6480d33649eSOlivier Deprez return 0; 6490f14d02fSMax Shvetsov } 6500f14d02fSMax Shvetsov 6510f14d02fSMax Shvetsov /******************************************************************************* 652bb01a673SMarc Bonnici * Forward FF-A SMCs to the other security state. 6530f14d02fSMax Shvetsov ******************************************************************************/ 654bb01a673SMarc Bonnici uint64_t spmd_smc_switch_state(uint32_t smc_fid, 65552696946SOlivier Deprez bool secure_origin, 65652696946SOlivier Deprez uint64_t x1, 65752696946SOlivier Deprez uint64_t x2, 65852696946SOlivier Deprez uint64_t x3, 65952696946SOlivier Deprez uint64_t x4, 660c925867eSOlivier Deprez void *handle, 661c925867eSOlivier Deprez uint64_t flags) 6620f14d02fSMax Shvetsov { 663c2901419SOlivier Deprez unsigned int secure_state_in = (secure_origin) ? SECURE : NON_SECURE; 664c2901419SOlivier Deprez unsigned int secure_state_out = (!secure_origin) ? SECURE : NON_SECURE; 665*107e3cc0SOlivier Deprez void *ctx_out; 66693ff138bSOlivier Deprez 667c925867eSOlivier Deprez #if SPMD_SPM_AT_SEL2 668c925867eSOlivier Deprez if ((secure_state_out == SECURE) && (is_sve_hint_set(flags) == true)) { 669c925867eSOlivier Deprez /* 670c925867eSOlivier Deprez * Set the SVE hint bit in x0 and pass to the lower secure EL, 671c925867eSOlivier Deprez * if it was set by the caller. 672c925867eSOlivier Deprez */ 673c925867eSOlivier Deprez smc_fid |= (FUNCID_SVE_HINT_MASK << FUNCID_SVE_HINT_SHIFT); 674c925867eSOlivier Deprez } 675c925867eSOlivier Deprez #endif 676c925867eSOlivier Deprez 6770f14d02fSMax Shvetsov /* Save incoming security state */ 678033039f8SMax Shvetsov #if SPMD_SPM_AT_SEL2 67993ff138bSOlivier Deprez cm_el2_sysregs_context_save(secure_state_in); 680678ce223SOlivier Deprez #else 681678ce223SOlivier Deprez cm_el1_sysregs_context_save(secure_state_in); 682033039f8SMax Shvetsov #endif 6830f14d02fSMax Shvetsov 6840f14d02fSMax Shvetsov /* Restore outgoing security state */ 685033039f8SMax Shvetsov #if SPMD_SPM_AT_SEL2 68693ff138bSOlivier Deprez cm_el2_sysregs_context_restore(secure_state_out); 687678ce223SOlivier Deprez #else 688678ce223SOlivier Deprez cm_el1_sysregs_context_restore(secure_state_out); 689033039f8SMax Shvetsov #endif 69093ff138bSOlivier Deprez cm_set_next_eret_context(secure_state_out); 6910f14d02fSMax Shvetsov 692*107e3cc0SOlivier Deprez ctx_out = cm_get_context(secure_state_out); 693eaaf517cSRaghu Krishnamurthy #if SPMD_SPM_AT_SEL2 694eaaf517cSRaghu Krishnamurthy /* 695eaaf517cSRaghu Krishnamurthy * If SPMC is at SEL2, save additional registers x8-x17, which may 696eaaf517cSRaghu Krishnamurthy * be used in FF-A calls such as FFA_PARTITION_INFO_GET_REGS. 697eaaf517cSRaghu Krishnamurthy * Note that technically, all SPMCs can support this, but this code is 698eaaf517cSRaghu Krishnamurthy * under ifdef to minimize breakage in case other SPMCs do not save 699eaaf517cSRaghu Krishnamurthy * and restore x8-x17. 700eaaf517cSRaghu Krishnamurthy * We also need to pass through these registers since not all FF-A ABIs 701eaaf517cSRaghu Krishnamurthy * modify x8-x17, in which case, SMCCC requires that these registers be 702eaaf517cSRaghu Krishnamurthy * preserved, so the SPMD passes through these registers and expects the 703eaaf517cSRaghu Krishnamurthy * SPMC to save and restore (potentially also modify) them. 704eaaf517cSRaghu Krishnamurthy */ 705*107e3cc0SOlivier Deprez SMC_RET18(ctx_out, smc_fid, x1, x2, x3, x4, 706eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X5), 707eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X6), 708eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X7), 709eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X8), 710eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X9), 711eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X10), 712eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X11), 713eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X12), 714eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X13), 715eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X14), 716eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X15), 717eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X16), 718eaaf517cSRaghu Krishnamurthy SMC_GET_GP(handle, CTX_GPREG_X17) 719eaaf517cSRaghu Krishnamurthy ); 720eaaf517cSRaghu Krishnamurthy 721eaaf517cSRaghu Krishnamurthy #else 722*107e3cc0SOlivier Deprez SMC_RET8(ctx_out, smc_fid, x1, x2, x3, x4, 7230f14d02fSMax Shvetsov SMC_GET_GP(handle, CTX_GPREG_X5), 7240f14d02fSMax Shvetsov SMC_GET_GP(handle, CTX_GPREG_X6), 7250f14d02fSMax Shvetsov SMC_GET_GP(handle, CTX_GPREG_X7)); 726eaaf517cSRaghu Krishnamurthy #endif 7270f14d02fSMax Shvetsov } 7280f14d02fSMax Shvetsov 7290f14d02fSMax Shvetsov /******************************************************************************* 730bb01a673SMarc Bonnici * Forward SMCs to the other security state. 731bb01a673SMarc Bonnici ******************************************************************************/ 732bb01a673SMarc Bonnici static uint64_t spmd_smc_forward(uint32_t smc_fid, 733bb01a673SMarc Bonnici bool secure_origin, 734bb01a673SMarc Bonnici uint64_t x1, 735bb01a673SMarc Bonnici uint64_t x2, 736bb01a673SMarc Bonnici uint64_t x3, 737bb01a673SMarc Bonnici uint64_t x4, 738bb01a673SMarc Bonnici void *cookie, 739bb01a673SMarc Bonnici void *handle, 740bb01a673SMarc Bonnici uint64_t flags) 741bb01a673SMarc Bonnici { 742bb01a673SMarc Bonnici if (is_spmc_at_el3() && !secure_origin) { 743bb01a673SMarc Bonnici return spmc_smc_handler(smc_fid, secure_origin, x1, x2, x3, x4, 744bb01a673SMarc Bonnici cookie, handle, flags); 745bb01a673SMarc Bonnici } 746c925867eSOlivier Deprez 747bb01a673SMarc Bonnici return spmd_smc_switch_state(smc_fid, secure_origin, x1, x2, x3, x4, 748c925867eSOlivier Deprez handle, flags); 749bb01a673SMarc Bonnici 750bb01a673SMarc Bonnici } 751bb01a673SMarc Bonnici 752bb01a673SMarc Bonnici /******************************************************************************* 753662af36dSJ-Alves * Return FFA_ERROR with specified error code 7540f14d02fSMax Shvetsov ******************************************************************************/ 75595f7f6d8SRaghu Krishnamurthy uint64_t spmd_ffa_error_return(void *handle, int error_code) 7560f14d02fSMax Shvetsov { 757e46b2fd2SJ-Alves SMC_RET8(handle, (uint32_t) FFA_ERROR, 758e46b2fd2SJ-Alves FFA_TARGET_INFO_MBZ, (uint32_t)error_code, 759662af36dSJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ, FFA_PARAM_MBZ, 760662af36dSJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ); 761bdd2596dSAchin Gupta } 762bdd2596dSAchin Gupta 763f0d743dbSOlivier Deprez /******************************************************************************* 764f0d743dbSOlivier Deprez * spmd_check_address_in_binary_image 765f0d743dbSOlivier Deprez ******************************************************************************/ 766f0d743dbSOlivier Deprez bool spmd_check_address_in_binary_image(uint64_t address) 767f0d743dbSOlivier Deprez { 768f0d743dbSOlivier Deprez assert(!check_uptr_overflow(spmc_attrs.load_address, spmc_attrs.binary_size)); 769f0d743dbSOlivier Deprez 770f0d743dbSOlivier Deprez return ((address >= spmc_attrs.load_address) && 771f0d743dbSOlivier Deprez (address < (spmc_attrs.load_address + spmc_attrs.binary_size))); 772f0d743dbSOlivier Deprez } 773f0d743dbSOlivier Deprez 774c2901419SOlivier Deprez /****************************************************************************** 775c2901419SOlivier Deprez * spmd_is_spmc_message 776c2901419SOlivier Deprez *****************************************************************************/ 777c2901419SOlivier Deprez static bool spmd_is_spmc_message(unsigned int ep) 778c2901419SOlivier Deprez { 779bb01a673SMarc Bonnici if (is_spmc_at_el3()) { 780bb01a673SMarc Bonnici return false; 781bb01a673SMarc Bonnici } 782bb01a673SMarc Bonnici 783c2901419SOlivier Deprez return ((ffa_endpoint_destination(ep) == SPMD_DIRECT_MSG_ENDPOINT_ID) 784c2901419SOlivier Deprez && (ffa_endpoint_source(ep) == spmc_attrs.spmc_id)); 785c2901419SOlivier Deprez } 786c2901419SOlivier Deprez 787f0d743dbSOlivier Deprez /****************************************************************************** 788f0d743dbSOlivier Deprez * spmd_handle_spmc_message 789f0d743dbSOlivier Deprez *****************************************************************************/ 790a92bc73bSOlivier Deprez static int spmd_handle_spmc_message(unsigned long long msg, 791a92bc73bSOlivier Deprez unsigned long long parm1, unsigned long long parm2, 792a92bc73bSOlivier Deprez unsigned long long parm3, unsigned long long parm4) 793f0d743dbSOlivier Deprez { 794f0d743dbSOlivier Deprez VERBOSE("%s %llx %llx %llx %llx %llx\n", __func__, 795f0d743dbSOlivier Deprez msg, parm1, parm2, parm3, parm4); 796f0d743dbSOlivier Deprez 797f0d743dbSOlivier Deprez return -EINVAL; 798f0d743dbSOlivier Deprez } 799f0d743dbSOlivier Deprez 800bdd2596dSAchin Gupta /******************************************************************************* 801bb01a673SMarc Bonnici * This function forwards FF-A SMCs to either the main SPMD handler or the 802bb01a673SMarc Bonnici * SPMC at EL3, depending on the origin security state, if enabled. 803bb01a673SMarc Bonnici ******************************************************************************/ 804bb01a673SMarc Bonnici uint64_t spmd_ffa_smc_handler(uint32_t smc_fid, 805bb01a673SMarc Bonnici uint64_t x1, 806bb01a673SMarc Bonnici uint64_t x2, 807bb01a673SMarc Bonnici uint64_t x3, 808bb01a673SMarc Bonnici uint64_t x4, 809bb01a673SMarc Bonnici void *cookie, 810bb01a673SMarc Bonnici void *handle, 811bb01a673SMarc Bonnici uint64_t flags) 812bb01a673SMarc Bonnici { 813bb01a673SMarc Bonnici if (is_spmc_at_el3()) { 814bb01a673SMarc Bonnici /* 815bb01a673SMarc Bonnici * If we have an SPMC at EL3 allow handling of the SMC first. 816bb01a673SMarc Bonnici * The SPMC will call back through to SPMD handler if required. 817bb01a673SMarc Bonnici */ 818bb01a673SMarc Bonnici if (is_caller_secure(flags)) { 819bb01a673SMarc Bonnici return spmc_smc_handler(smc_fid, 820bb01a673SMarc Bonnici is_caller_secure(flags), 821bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 822bb01a673SMarc Bonnici handle, flags); 823bb01a673SMarc Bonnici } 824bb01a673SMarc Bonnici } 825bb01a673SMarc Bonnici return spmd_smc_handler(smc_fid, x1, x2, x3, x4, cookie, 826bb01a673SMarc Bonnici handle, flags); 827bb01a673SMarc Bonnici } 828bb01a673SMarc Bonnici 829bb01a673SMarc Bonnici /******************************************************************************* 830662af36dSJ-Alves * This function handles all SMCs in the range reserved for FFA. Each call is 831bdd2596dSAchin Gupta * either forwarded to the other security state or handled by the SPM dispatcher 832bdd2596dSAchin Gupta ******************************************************************************/ 83352696946SOlivier Deprez uint64_t spmd_smc_handler(uint32_t smc_fid, 83452696946SOlivier Deprez uint64_t x1, 83552696946SOlivier Deprez uint64_t x2, 83652696946SOlivier Deprez uint64_t x3, 83752696946SOlivier Deprez uint64_t x4, 83852696946SOlivier Deprez void *cookie, 83952696946SOlivier Deprez void *handle, 840bdd2596dSAchin Gupta uint64_t flags) 841bdd2596dSAchin Gupta { 842cdb49d47SOlivier Deprez unsigned int linear_id = plat_my_core_pos(); 84352696946SOlivier Deprez spmd_spm_core_context_t *ctx = spmd_get_context(); 84493ff138bSOlivier Deprez bool secure_origin; 8456873088cSJ-Alves int ret; 8464388f28fSJ-Alves uint32_t input_version; 847bdd2596dSAchin Gupta 848bdd2596dSAchin Gupta /* Determine which security state this SMC originated from */ 84993ff138bSOlivier Deprez secure_origin = is_caller_secure(flags); 850bdd2596dSAchin Gupta 8514ce3e99aSScott Branden VERBOSE("SPM(%u): 0x%x 0x%" PRIx64 " 0x%" PRIx64 " 0x%" PRIx64 " 0x%" PRIx64 8524ce3e99aSScott Branden " 0x%" PRIx64 " 0x%" PRIx64 " 0x%" PRIx64 "\n", 853cdb49d47SOlivier Deprez linear_id, smc_fid, x1, x2, x3, x4, 854cdb49d47SOlivier Deprez SMC_GET_GP(handle, CTX_GPREG_X5), 855bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X6), 856bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X7)); 857bdd2596dSAchin Gupta 8580b850e9eSRaghu Krishnamurthy /* 8590b850e9eSRaghu Krishnamurthy * If there is an on-going info regs from EL3 SPMD LP, unconditionally 8600b850e9eSRaghu Krishnamurthy * return, we don't expect any other FF-A ABIs to be called between 8610b850e9eSRaghu Krishnamurthy * calls to FFA_PARTITION_INFO_GET_REGS. 8620b850e9eSRaghu Krishnamurthy */ 8630b850e9eSRaghu Krishnamurthy if (is_spmd_logical_sp_info_regs_req_in_progress(ctx)) { 8640b850e9eSRaghu Krishnamurthy assert(secure_origin); 8650b850e9eSRaghu Krishnamurthy spmd_spm_core_sync_exit(0ULL); 8660b850e9eSRaghu Krishnamurthy } 8670b850e9eSRaghu Krishnamurthy 868bdd2596dSAchin Gupta switch (smc_fid) { 869662af36dSJ-Alves case FFA_ERROR: 870bdd2596dSAchin Gupta /* 871bdd2596dSAchin Gupta * Check if this is the first invocation of this interface on 87252696946SOlivier Deprez * this CPU. If so, then indicate that the SPM Core initialised 873bdd2596dSAchin Gupta * unsuccessfully. 874bdd2596dSAchin Gupta */ 8759dcf63ddSOlivier Deprez if (secure_origin && (ctx->state == SPMC_STATE_ON_PENDING)) { 876bdd2596dSAchin Gupta spmd_spm_core_sync_exit(x2); 8770f14d02fSMax Shvetsov } 878bdd2596dSAchin Gupta 87966bdfd6eSRaghu Krishnamurthy /* 88066bdfd6eSRaghu Krishnamurthy * If there was an SPMD logical partition direct request on-going, 88166bdfd6eSRaghu Krishnamurthy * return back to the SPMD logical partition so the error can be 88266bdfd6eSRaghu Krishnamurthy * consumed. 88366bdfd6eSRaghu Krishnamurthy */ 88466bdfd6eSRaghu Krishnamurthy if (is_spmd_logical_sp_dir_req_in_progress(ctx)) { 88566bdfd6eSRaghu Krishnamurthy assert(secure_origin); 88666bdfd6eSRaghu Krishnamurthy spmd_spm_core_sync_exit(0ULL); 88766bdfd6eSRaghu Krishnamurthy } 88866bdfd6eSRaghu Krishnamurthy 88993ff138bSOlivier Deprez return spmd_smc_forward(smc_fid, secure_origin, 890bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 891bb01a673SMarc Bonnici handle, flags); 892bdd2596dSAchin Gupta break; /* not reached */ 893bdd2596dSAchin Gupta 894662af36dSJ-Alves case FFA_VERSION: 8954388f28fSJ-Alves input_version = (uint32_t)(0xFFFFFFFF & x1); 896bdd2596dSAchin Gupta /* 8974388f28fSJ-Alves * If caller is secure and SPMC was initialized, 8984388f28fSJ-Alves * return FFA_VERSION of SPMD. 8994388f28fSJ-Alves * If caller is non secure and SPMC was initialized, 9009576fa93SMarc Bonnici * forward to the EL3 SPMC if enabled, otherwise return 9019576fa93SMarc Bonnici * the SPMC version if implemented at a lower EL. 9024388f28fSJ-Alves * Sanity check to "input_version". 903bb01a673SMarc Bonnici * If the EL3 SPMC is enabled, ignore the SPMC state as 904bb01a673SMarc Bonnici * this is not used. 905bdd2596dSAchin Gupta */ 9064388f28fSJ-Alves if ((input_version & FFA_VERSION_BIT31_MASK) || 907bb01a673SMarc Bonnici (!is_spmc_at_el3() && (ctx->state == SPMC_STATE_RESET))) { 9084388f28fSJ-Alves ret = FFA_ERROR_NOT_SUPPORTED; 9094388f28fSJ-Alves } else if (!secure_origin) { 9109576fa93SMarc Bonnici if (is_spmc_at_el3()) { 9119576fa93SMarc Bonnici /* 9129576fa93SMarc Bonnici * Forward the call directly to the EL3 SPMC, if 9139576fa93SMarc Bonnici * enabled, as we don't need to wrap the call in 9149576fa93SMarc Bonnici * a direct request. 9159576fa93SMarc Bonnici */ 9169576fa93SMarc Bonnici return spmd_smc_forward(smc_fid, secure_origin, 9179576fa93SMarc Bonnici x1, x2, x3, x4, cookie, 9189576fa93SMarc Bonnici handle, flags); 9199576fa93SMarc Bonnici } 9209576fa93SMarc Bonnici 9219944f557SDaniel Boulby gp_regs_t *gpregs = get_gpregs_ctx(&ctx->cpu_ctx); 9229944f557SDaniel Boulby uint64_t rc; 9239944f557SDaniel Boulby 9249944f557SDaniel Boulby if (spmc_attrs.major_version == 1 && 9259944f557SDaniel Boulby spmc_attrs.minor_version == 0) { 926e46b2fd2SJ-Alves ret = MAKE_FFA_VERSION(spmc_attrs.major_version, 927e46b2fd2SJ-Alves spmc_attrs.minor_version); 9289944f557SDaniel Boulby SMC_RET8(handle, (uint32_t)ret, 9299944f557SDaniel Boulby FFA_TARGET_INFO_MBZ, 9309944f557SDaniel Boulby FFA_TARGET_INFO_MBZ, 9319944f557SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 9329944f557SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 9339944f557SDaniel Boulby FFA_PARAM_MBZ); 9349944f557SDaniel Boulby break; 9359944f557SDaniel Boulby } 9369944f557SDaniel Boulby /* Save non-secure system registers context */ 9379944f557SDaniel Boulby #if SPMD_SPM_AT_SEL2 9389944f557SDaniel Boulby cm_el2_sysregs_context_save(NON_SECURE); 9392d960a11SMadhukar Pappireddy #else 9402d960a11SMadhukar Pappireddy cm_el1_sysregs_context_save(NON_SECURE); 9419944f557SDaniel Boulby #endif 9429944f557SDaniel Boulby 9439944f557SDaniel Boulby /* 9449944f557SDaniel Boulby * The incoming request has FFA_VERSION as X0 smc_fid 9459944f557SDaniel Boulby * and requested version in x1. Prepare a direct request 9469944f557SDaniel Boulby * from SPMD to SPMC with FFA_VERSION framework function 9479944f557SDaniel Boulby * identifier in X2 and requested version in X3. 9489944f557SDaniel Boulby */ 9499944f557SDaniel Boulby spmd_build_spmc_message(gpregs, 9509944f557SDaniel Boulby SPMD_FWK_MSG_FFA_VERSION_REQ, 9519944f557SDaniel Boulby input_version); 9529944f557SDaniel Boulby 95376d53ee1SOlivier Deprez /* 95476d53ee1SOlivier Deprez * Ensure x8-x17 NS GP register values are untouched when returning 95576d53ee1SOlivier Deprez * from the SPMC. 95676d53ee1SOlivier Deprez */ 95776d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X8, SMC_GET_GP(handle, CTX_GPREG_X8)); 95876d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X9, SMC_GET_GP(handle, CTX_GPREG_X9)); 95976d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X10, SMC_GET_GP(handle, CTX_GPREG_X10)); 96076d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X11, SMC_GET_GP(handle, CTX_GPREG_X11)); 96176d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X12, SMC_GET_GP(handle, CTX_GPREG_X12)); 96276d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X13, SMC_GET_GP(handle, CTX_GPREG_X13)); 96376d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X14, SMC_GET_GP(handle, CTX_GPREG_X14)); 96476d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X15, SMC_GET_GP(handle, CTX_GPREG_X15)); 96576d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X16, SMC_GET_GP(handle, CTX_GPREG_X16)); 96676d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X17, SMC_GET_GP(handle, CTX_GPREG_X17)); 96776d53ee1SOlivier Deprez 9689944f557SDaniel Boulby rc = spmd_spm_core_sync_entry(ctx); 9699944f557SDaniel Boulby 9709944f557SDaniel Boulby if ((rc != 0ULL) || 9719944f557SDaniel Boulby (SMC_GET_GP(gpregs, CTX_GPREG_X0) != 9729944f557SDaniel Boulby FFA_MSG_SEND_DIRECT_RESP_SMC32) || 9739944f557SDaniel Boulby (SMC_GET_GP(gpregs, CTX_GPREG_X2) != 97459bd2ad8SMarc Bonnici (FFA_FWK_MSG_BIT | 9759944f557SDaniel Boulby SPMD_FWK_MSG_FFA_VERSION_RESP))) { 9769944f557SDaniel Boulby ERROR("Failed to forward FFA_VERSION\n"); 9779944f557SDaniel Boulby ret = FFA_ERROR_NOT_SUPPORTED; 9789944f557SDaniel Boulby } else { 9799944f557SDaniel Boulby ret = SMC_GET_GP(gpregs, CTX_GPREG_X3); 9809944f557SDaniel Boulby } 9819944f557SDaniel Boulby 9829944f557SDaniel Boulby /* 98376d53ee1SOlivier Deprez * x0-x4 are updated by spmd_smc_forward below. 98476d53ee1SOlivier Deprez * Zero out x5-x7 in the FFA_VERSION response. 98576d53ee1SOlivier Deprez */ 98676d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X5, 0); 98776d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X6, 0); 98876d53ee1SOlivier Deprez write_ctx_reg(gpregs, CTX_GPREG_X7, 0); 98976d53ee1SOlivier Deprez 99076d53ee1SOlivier Deprez /* 9919944f557SDaniel Boulby * Return here after SPMC has handled FFA_VERSION. 9929944f557SDaniel Boulby * The returned SPMC version is held in X3. 9939944f557SDaniel Boulby * Forward this version in X0 to the non-secure caller. 9949944f557SDaniel Boulby */ 9959944f557SDaniel Boulby return spmd_smc_forward(ret, true, FFA_PARAM_MBZ, 9969944f557SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 997bb01a673SMarc Bonnici FFA_PARAM_MBZ, cookie, gpregs, 998bb01a673SMarc Bonnici flags); 9994388f28fSJ-Alves } else { 1000e46b2fd2SJ-Alves ret = MAKE_FFA_VERSION(FFA_VERSION_MAJOR, 1001e46b2fd2SJ-Alves FFA_VERSION_MINOR); 10024388f28fSJ-Alves } 10034388f28fSJ-Alves 1004e46b2fd2SJ-Alves SMC_RET8(handle, (uint32_t)ret, FFA_TARGET_INFO_MBZ, 1005e46b2fd2SJ-Alves FFA_TARGET_INFO_MBZ, FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1006e46b2fd2SJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ, FFA_PARAM_MBZ); 1007bdd2596dSAchin Gupta break; /* not reached */ 1008bdd2596dSAchin Gupta 1009662af36dSJ-Alves case FFA_FEATURES: 1010bdd2596dSAchin Gupta /* 1011bdd2596dSAchin Gupta * This is an optional interface. Do the minimal checks and 101252696946SOlivier Deprez * forward to SPM Core which will handle it if implemented. 1013bdd2596dSAchin Gupta */ 1014bdd2596dSAchin Gupta 101552696946SOlivier Deprez /* Forward SMC from Normal world to the SPM Core */ 101693ff138bSOlivier Deprez if (!secure_origin) { 101793ff138bSOlivier Deprez return spmd_smc_forward(smc_fid, secure_origin, 1018bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 1019bb01a673SMarc Bonnici handle, flags); 102052696946SOlivier Deprez } 102152696946SOlivier Deprez 1022bdd2596dSAchin Gupta /* 1023bdd2596dSAchin Gupta * Return success if call was from secure world i.e. all 1024662af36dSJ-Alves * FFA functions are supported. This is essentially a 1025bdd2596dSAchin Gupta * nop. 1026bdd2596dSAchin Gupta */ 1027662af36dSJ-Alves SMC_RET8(handle, FFA_SUCCESS_SMC32, x1, x2, x3, x4, 1028bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X5), 1029bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X6), 1030bdd2596dSAchin Gupta SMC_GET_GP(handle, CTX_GPREG_X7)); 10310f14d02fSMax Shvetsov 1032bdd2596dSAchin Gupta break; /* not reached */ 1033bdd2596dSAchin Gupta 1034662af36dSJ-Alves case FFA_ID_GET: 1035ac03ac5eSMax Shvetsov /* 1036662af36dSJ-Alves * Returns the ID of the calling FFA component. 1037ac03ac5eSMax Shvetsov */ 1038ac03ac5eSMax Shvetsov if (!secure_origin) { 1039662af36dSJ-Alves SMC_RET8(handle, FFA_SUCCESS_SMC32, 1040662af36dSJ-Alves FFA_TARGET_INFO_MBZ, FFA_NS_ENDPOINT_ID, 1041662af36dSJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1042662af36dSJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1043662af36dSJ-Alves FFA_PARAM_MBZ); 104452696946SOlivier Deprez } 104552696946SOlivier Deprez 1046662af36dSJ-Alves SMC_RET8(handle, FFA_SUCCESS_SMC32, 1047662af36dSJ-Alves FFA_TARGET_INFO_MBZ, spmc_attrs.spmc_id, 1048662af36dSJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1049662af36dSJ-Alves FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1050662af36dSJ-Alves FFA_PARAM_MBZ); 1051ac03ac5eSMax Shvetsov 1052ac03ac5eSMax Shvetsov break; /* not reached */ 1053ac03ac5eSMax Shvetsov 1054cdb49d47SOlivier Deprez case FFA_SECONDARY_EP_REGISTER_SMC64: 1055cdb49d47SOlivier Deprez if (secure_origin) { 1056cdb49d47SOlivier Deprez ret = spmd_pm_secondary_ep_register(x1); 1057cdb49d47SOlivier Deprez 1058cdb49d47SOlivier Deprez if (ret < 0) { 1059cdb49d47SOlivier Deprez SMC_RET8(handle, FFA_ERROR_SMC64, 1060cdb49d47SOlivier Deprez FFA_TARGET_INFO_MBZ, ret, 1061cdb49d47SOlivier Deprez FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1062cdb49d47SOlivier Deprez FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1063cdb49d47SOlivier Deprez FFA_PARAM_MBZ); 1064cdb49d47SOlivier Deprez } else { 1065cdb49d47SOlivier Deprez SMC_RET8(handle, FFA_SUCCESS_SMC64, 1066cdb49d47SOlivier Deprez FFA_TARGET_INFO_MBZ, FFA_PARAM_MBZ, 1067cdb49d47SOlivier Deprez FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1068cdb49d47SOlivier Deprez FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1069cdb49d47SOlivier Deprez FFA_PARAM_MBZ); 1070cdb49d47SOlivier Deprez } 1071cdb49d47SOlivier Deprez } 1072cdb49d47SOlivier Deprez 1073cdb49d47SOlivier Deprez return spmd_ffa_error_return(handle, FFA_ERROR_NOT_SUPPORTED); 1074cdb49d47SOlivier Deprez break; /* Not reached */ 1075cdb49d47SOlivier Deprez 107670c121a2SDaniel Boulby case FFA_SPM_ID_GET: 107770c121a2SDaniel Boulby if (MAKE_FFA_VERSION(1, 1) > FFA_VERSION_COMPILED) { 107870c121a2SDaniel Boulby return spmd_ffa_error_return(handle, 107970c121a2SDaniel Boulby FFA_ERROR_NOT_SUPPORTED); 108070c121a2SDaniel Boulby } 108170c121a2SDaniel Boulby /* 108270c121a2SDaniel Boulby * Returns the ID of the SPMC or SPMD depending on the FF-A 108370c121a2SDaniel Boulby * instance where this function is invoked 108470c121a2SDaniel Boulby */ 108570c121a2SDaniel Boulby if (!secure_origin) { 108670c121a2SDaniel Boulby SMC_RET8(handle, FFA_SUCCESS_SMC32, 108770c121a2SDaniel Boulby FFA_TARGET_INFO_MBZ, spmc_attrs.spmc_id, 108870c121a2SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 108970c121a2SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 109070c121a2SDaniel Boulby FFA_PARAM_MBZ); 109170c121a2SDaniel Boulby } 109270c121a2SDaniel Boulby SMC_RET8(handle, FFA_SUCCESS_SMC32, 109370c121a2SDaniel Boulby FFA_TARGET_INFO_MBZ, SPMD_DIRECT_MSG_ENDPOINT_ID, 109470c121a2SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 109570c121a2SDaniel Boulby FFA_PARAM_MBZ, FFA_PARAM_MBZ, 109670c121a2SDaniel Boulby FFA_PARAM_MBZ); 109770c121a2SDaniel Boulby 109870c121a2SDaniel Boulby break; /* not reached */ 109970c121a2SDaniel Boulby 1100f0d743dbSOlivier Deprez case FFA_MSG_SEND_DIRECT_REQ_SMC32: 11015519f07cSShruti case FFA_MSG_SEND_DIRECT_REQ_SMC64: 110266bdfd6eSRaghu Krishnamurthy /* 110366bdfd6eSRaghu Krishnamurthy * Regardless of secure_origin, SPMD logical partitions cannot 110466bdfd6eSRaghu Krishnamurthy * handle direct messages. They can only initiate direct 110566bdfd6eSRaghu Krishnamurthy * messages and consume direct responses or errors. 110666bdfd6eSRaghu Krishnamurthy */ 110766bdfd6eSRaghu Krishnamurthy if (is_spmd_lp_id(ffa_endpoint_source(x1)) || 110866bdfd6eSRaghu Krishnamurthy is_spmd_lp_id(ffa_endpoint_destination(x1))) { 110966bdfd6eSRaghu Krishnamurthy return spmd_ffa_error_return(handle, 111066bdfd6eSRaghu Krishnamurthy FFA_ERROR_INVALID_PARAMETER 111166bdfd6eSRaghu Krishnamurthy ); 111266bdfd6eSRaghu Krishnamurthy } 111366bdfd6eSRaghu Krishnamurthy 111466bdfd6eSRaghu Krishnamurthy /* 111566bdfd6eSRaghu Krishnamurthy * When there is an ongoing SPMD logical partition direct 111666bdfd6eSRaghu Krishnamurthy * request, there cannot be another direct request. Return 111766bdfd6eSRaghu Krishnamurthy * error in this case. Panic'ing is an option but that does 111866bdfd6eSRaghu Krishnamurthy * not provide the opportunity for caller to abort based on 111966bdfd6eSRaghu Krishnamurthy * error codes. 112066bdfd6eSRaghu Krishnamurthy */ 112166bdfd6eSRaghu Krishnamurthy if (is_spmd_logical_sp_dir_req_in_progress(ctx)) { 112266bdfd6eSRaghu Krishnamurthy assert(secure_origin); 112366bdfd6eSRaghu Krishnamurthy return spmd_ffa_error_return(handle, 112466bdfd6eSRaghu Krishnamurthy FFA_ERROR_DENIED); 112566bdfd6eSRaghu Krishnamurthy } 112666bdfd6eSRaghu Krishnamurthy 11275519f07cSShruti if (!secure_origin) { 11285519f07cSShruti /* Validate source endpoint is non-secure for non-secure caller. */ 11295519f07cSShruti if (ffa_is_secure_world_id(ffa_endpoint_source(x1))) { 11305519f07cSShruti return spmd_ffa_error_return(handle, 11315519f07cSShruti FFA_ERROR_INVALID_PARAMETER); 11325519f07cSShruti } 11335519f07cSShruti } 1134f0d743dbSOlivier Deprez if (secure_origin && spmd_is_spmc_message(x1)) { 1135f0d743dbSOlivier Deprez ret = spmd_handle_spmc_message(x3, x4, 1136f0d743dbSOlivier Deprez SMC_GET_GP(handle, CTX_GPREG_X5), 1137f0d743dbSOlivier Deprez SMC_GET_GP(handle, CTX_GPREG_X6), 1138f0d743dbSOlivier Deprez SMC_GET_GP(handle, CTX_GPREG_X7)); 1139f0d743dbSOlivier Deprez 1140f0d743dbSOlivier Deprez SMC_RET8(handle, FFA_SUCCESS_SMC32, 1141f0d743dbSOlivier Deprez FFA_TARGET_INFO_MBZ, ret, 1142f0d743dbSOlivier Deprez FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1143f0d743dbSOlivier Deprez FFA_PARAM_MBZ, FFA_PARAM_MBZ, 1144f0d743dbSOlivier Deprez FFA_PARAM_MBZ); 1145f0d743dbSOlivier Deprez } else { 1146f0d743dbSOlivier Deprez /* Forward direct message to the other world */ 1147f0d743dbSOlivier Deprez return spmd_smc_forward(smc_fid, secure_origin, 1148bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 1149bb01a673SMarc Bonnici handle, flags); 1150f0d743dbSOlivier Deprez } 1151f0d743dbSOlivier Deprez break; /* Not reached */ 1152f0d743dbSOlivier Deprez 1153cc6047b3SKathleen Capella case FFA_MSG_SEND_DIRECT_REQ2_SMC64: 1154cc6047b3SKathleen Capella if (!secure_origin) { 1155cc6047b3SKathleen Capella /* Validate source endpoint is non-secure for non-secure caller. */ 1156cc6047b3SKathleen Capella if (ffa_is_secure_world_id(ffa_endpoint_source(x1))) { 1157cc6047b3SKathleen Capella return spmd_ffa_error_return(handle, 1158cc6047b3SKathleen Capella FFA_ERROR_INVALID_PARAMETER); 1159cc6047b3SKathleen Capella } 1160cc6047b3SKathleen Capella } 1161cc6047b3SKathleen Capella /* FFA_MSG_SEND_DIRECT_REQ2 not used for framework messages. */ 1162cc6047b3SKathleen Capella if (secure_origin && spmd_is_spmc_message(x1)) { 1163cc6047b3SKathleen Capella return spmd_ffa_error_return(handle, FFA_ERROR_INVALID_PARAMETER); 1164cc6047b3SKathleen Capella } else { 1165cc6047b3SKathleen Capella /* Forward direct message to the other world */ 1166cc6047b3SKathleen Capella return spmd_smc_forward(smc_fid, secure_origin, 1167cc6047b3SKathleen Capella x1, x2, x3, x4, cookie, 1168cc6047b3SKathleen Capella handle, flags); 1169cc6047b3SKathleen Capella } 1170cc6047b3SKathleen Capella break; /* Not reached */ 1171cc6047b3SKathleen Capella 1172f0d743dbSOlivier Deprez case FFA_MSG_SEND_DIRECT_RESP_SMC32: 117366bdfd6eSRaghu Krishnamurthy case FFA_MSG_SEND_DIRECT_RESP_SMC64: 117466bdfd6eSRaghu Krishnamurthy if (secure_origin && (spmd_is_spmc_message(x1) || 117566bdfd6eSRaghu Krishnamurthy is_spmd_logical_sp_dir_req_in_progress(ctx))) { 11768cb99c3fSOlivier Deprez spmd_spm_core_sync_exit(0ULL); 1177f0d743dbSOlivier Deprez } else { 1178f0d743dbSOlivier Deprez /* Forward direct message to the other world */ 1179f0d743dbSOlivier Deprez return spmd_smc_forward(smc_fid, secure_origin, 1180bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 1181bb01a673SMarc Bonnici handle, flags); 1182f0d743dbSOlivier Deprez } 1183f0d743dbSOlivier Deprez break; /* Not reached */ 11840651b7beSKathleen Capella case FFA_MSG_SEND_DIRECT_RESP2_SMC64: 11850651b7beSKathleen Capella /* Forward direct message to the other world */ 11860651b7beSKathleen Capella return spmd_smc_forward(smc_fid, secure_origin, 11870651b7beSKathleen Capella x1, x2, x3, x4, cookie, 11880651b7beSKathleen Capella handle, flags); 11890651b7beSKathleen Capella break; /* Not reached */ 1190662af36dSJ-Alves case FFA_RX_RELEASE: 1191662af36dSJ-Alves case FFA_RXTX_MAP_SMC32: 1192662af36dSJ-Alves case FFA_RXTX_MAP_SMC64: 1193662af36dSJ-Alves case FFA_RXTX_UNMAP: 1194545b8eb3SRuari Phipps case FFA_PARTITION_INFO_GET: 1195fc3f4800SJ-Alves #if MAKE_FFA_VERSION(1, 1) <= FFA_VERSION_COMPILED 1196fc3f4800SJ-Alves case FFA_NOTIFICATION_BITMAP_CREATE: 1197fc3f4800SJ-Alves case FFA_NOTIFICATION_BITMAP_DESTROY: 1198fc3f4800SJ-Alves case FFA_NOTIFICATION_BIND: 1199fc3f4800SJ-Alves case FFA_NOTIFICATION_UNBIND: 1200fc3f4800SJ-Alves case FFA_NOTIFICATION_SET: 1201fc3f4800SJ-Alves case FFA_NOTIFICATION_GET: 1202fc3f4800SJ-Alves case FFA_NOTIFICATION_INFO_GET: 1203fc3f4800SJ-Alves case FFA_NOTIFICATION_INFO_GET_SMC64: 1204c2eba07cSFederico Recanati case FFA_MSG_SEND2: 1205d555233fSFederico Recanati case FFA_RX_ACQUIRE: 1206fc3f4800SJ-Alves #endif 1207662af36dSJ-Alves case FFA_MSG_RUN: 1208c2eba07cSFederico Recanati /* 1209c2eba07cSFederico Recanati * Above calls should be invoked only by the Normal world and 1210c2eba07cSFederico Recanati * must not be forwarded from Secure world to Normal world. 1211c2eba07cSFederico Recanati */ 121293ff138bSOlivier Deprez if (secure_origin) { 1213662af36dSJ-Alves return spmd_ffa_error_return(handle, 1214662af36dSJ-Alves FFA_ERROR_NOT_SUPPORTED); 1215bdd2596dSAchin Gupta } 1216bdd2596dSAchin Gupta 1217e138400dSBoyan Karatotev /* Forward the call to the other world */ 1218e138400dSBoyan Karatotev /* fallthrough */ 1219662af36dSJ-Alves case FFA_MSG_SEND: 1220662af36dSJ-Alves case FFA_MEM_DONATE_SMC32: 1221662af36dSJ-Alves case FFA_MEM_DONATE_SMC64: 1222662af36dSJ-Alves case FFA_MEM_LEND_SMC32: 1223662af36dSJ-Alves case FFA_MEM_LEND_SMC64: 1224662af36dSJ-Alves case FFA_MEM_SHARE_SMC32: 1225662af36dSJ-Alves case FFA_MEM_SHARE_SMC64: 1226662af36dSJ-Alves case FFA_MEM_RETRIEVE_REQ_SMC32: 1227662af36dSJ-Alves case FFA_MEM_RETRIEVE_REQ_SMC64: 1228662af36dSJ-Alves case FFA_MEM_RETRIEVE_RESP: 1229662af36dSJ-Alves case FFA_MEM_RELINQUISH: 1230662af36dSJ-Alves case FFA_MEM_RECLAIM: 1231642db984SMarc Bonnici case FFA_MEM_FRAG_TX: 1232642db984SMarc Bonnici case FFA_MEM_FRAG_RX: 1233662af36dSJ-Alves case FFA_SUCCESS_SMC32: 1234662af36dSJ-Alves case FFA_SUCCESS_SMC64: 1235bdd2596dSAchin Gupta /* 123666bdfd6eSRaghu Krishnamurthy * If there is an ongoing direct request from an SPMD logical 123766bdfd6eSRaghu Krishnamurthy * partition, return an error. 1238bdd2596dSAchin Gupta */ 123966bdfd6eSRaghu Krishnamurthy if (is_spmd_logical_sp_dir_req_in_progress(ctx)) { 124066bdfd6eSRaghu Krishnamurthy assert(secure_origin); 124166bdfd6eSRaghu Krishnamurthy return spmd_ffa_error_return(handle, 124266bdfd6eSRaghu Krishnamurthy FFA_ERROR_DENIED); 124366bdfd6eSRaghu Krishnamurthy } 1244bdd2596dSAchin Gupta 124593ff138bSOlivier Deprez return spmd_smc_forward(smc_fid, secure_origin, 1246bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 1247bb01a673SMarc Bonnici handle, flags); 1248bdd2596dSAchin Gupta break; /* not reached */ 1249bdd2596dSAchin Gupta 1250662af36dSJ-Alves case FFA_MSG_WAIT: 1251bdd2596dSAchin Gupta /* 1252bdd2596dSAchin Gupta * Check if this is the first invocation of this interface on 1253bdd2596dSAchin Gupta * this CPU from the Secure world. If so, then indicate that the 125452696946SOlivier Deprez * SPM Core initialised successfully. 1255bdd2596dSAchin Gupta */ 12569dcf63ddSOlivier Deprez if (secure_origin && (ctx->state == SPMC_STATE_ON_PENDING)) { 12578cb99c3fSOlivier Deprez spmd_spm_core_sync_exit(0ULL); 1258bdd2596dSAchin Gupta } 1259bdd2596dSAchin Gupta 1260e138400dSBoyan Karatotev /* Forward the call to the other world */ 1261e138400dSBoyan Karatotev /* fallthrough */ 1262386dc365SOlivier Deprez case FFA_INTERRUPT: 1263662af36dSJ-Alves case FFA_MSG_YIELD: 1264bdd2596dSAchin Gupta /* This interface must be invoked only by the Secure world */ 126593ff138bSOlivier Deprez if (!secure_origin) { 1266662af36dSJ-Alves return spmd_ffa_error_return(handle, 1267662af36dSJ-Alves FFA_ERROR_NOT_SUPPORTED); 1268bdd2596dSAchin Gupta } 1269bdd2596dSAchin Gupta 127066bdfd6eSRaghu Krishnamurthy if (is_spmd_logical_sp_dir_req_in_progress(ctx)) { 127166bdfd6eSRaghu Krishnamurthy assert(secure_origin); 127266bdfd6eSRaghu Krishnamurthy return spmd_ffa_error_return(handle, 127366bdfd6eSRaghu Krishnamurthy FFA_ERROR_DENIED); 127466bdfd6eSRaghu Krishnamurthy } 127566bdfd6eSRaghu Krishnamurthy 127693ff138bSOlivier Deprez return spmd_smc_forward(smc_fid, secure_origin, 1277bb01a673SMarc Bonnici x1, x2, x3, x4, cookie, 1278bb01a673SMarc Bonnici handle, flags); 1279bdd2596dSAchin Gupta break; /* not reached */ 1280bdd2596dSAchin Gupta 12818cb99c3fSOlivier Deprez case FFA_NORMAL_WORLD_RESUME: 12828cb99c3fSOlivier Deprez if (secure_origin && ctx->secure_interrupt_ongoing) { 12838cb99c3fSOlivier Deprez spmd_spm_core_sync_exit(0ULL); 12848cb99c3fSOlivier Deprez } else { 12858cb99c3fSOlivier Deprez return spmd_ffa_error_return(handle, FFA_ERROR_DENIED); 12868cb99c3fSOlivier Deprez } 12878cb99c3fSOlivier Deprez break; /* Not reached */ 1288eaaf517cSRaghu Krishnamurthy #if MAKE_FFA_VERSION(1, 1) <= FFA_VERSION_COMPILED 1289eaaf517cSRaghu Krishnamurthy case FFA_PARTITION_INFO_GET_REGS_SMC64: 1290eaaf517cSRaghu Krishnamurthy if (secure_origin) { 129195f7f6d8SRaghu Krishnamurthy return spmd_el3_populate_logical_partition_info(handle, x1, 129295f7f6d8SRaghu Krishnamurthy x2, x3); 1293eaaf517cSRaghu Krishnamurthy } 12948cb99c3fSOlivier Deprez 1295eaaf517cSRaghu Krishnamurthy /* Call only supported with SMCCC 1.2+ */ 1296eaaf517cSRaghu Krishnamurthy if (MAKE_SMCCC_VERSION(SMCCC_MAJOR_VERSION, SMCCC_MINOR_VERSION) < 0x10002) { 1297eaaf517cSRaghu Krishnamurthy return spmd_ffa_error_return(handle, FFA_ERROR_NOT_SUPPORTED); 1298eaaf517cSRaghu Krishnamurthy } 1299eaaf517cSRaghu Krishnamurthy 1300eaaf517cSRaghu Krishnamurthy return spmd_smc_forward(smc_fid, secure_origin, 1301eaaf517cSRaghu Krishnamurthy x1, x2, x3, x4, cookie, 1302eaaf517cSRaghu Krishnamurthy handle, flags); 1303eaaf517cSRaghu Krishnamurthy break; /* Not reached */ 1304eaaf517cSRaghu Krishnamurthy #endif 1305638a6f8eSShruti Gupta case FFA_CONSOLE_LOG_SMC32: 1306638a6f8eSShruti Gupta case FFA_CONSOLE_LOG_SMC64: 1307638a6f8eSShruti Gupta /* This interface must not be forwarded to other worlds. */ 1308638a6f8eSShruti Gupta return spmd_ffa_error_return(handle, FFA_ERROR_NOT_SUPPORTED); 1309638a6f8eSShruti Gupta break; /* not reached */ 1310638a6f8eSShruti Gupta 13116671b3d8SMadhukar Pappireddy case FFA_EL3_INTR_HANDLE: 13126671b3d8SMadhukar Pappireddy if (secure_origin) { 13136671b3d8SMadhukar Pappireddy return spmd_handle_group0_intr_swd(handle); 13146671b3d8SMadhukar Pappireddy } else { 13156c91fc44SMadhukar Pappireddy return spmd_ffa_error_return(handle, FFA_ERROR_NOT_SUPPORTED); 13166671b3d8SMadhukar Pappireddy } 1317bdd2596dSAchin Gupta default: 1318bdd2596dSAchin Gupta WARN("SPM: Unsupported call 0x%08x\n", smc_fid); 1319662af36dSJ-Alves return spmd_ffa_error_return(handle, FFA_ERROR_NOT_SUPPORTED); 1320bdd2596dSAchin Gupta } 1321bdd2596dSAchin Gupta } 1322