177c27753SZelalem Aweke /* 2319fb084SSoby Mathew * Copyright (c) 2021-2022, ARM Limited and Contributors. All rights reserved. 377c27753SZelalem Aweke * 477c27753SZelalem Aweke * SPDX-License-Identifier: BSD-3-Clause 577c27753SZelalem Aweke */ 677c27753SZelalem Aweke 777c27753SZelalem Aweke #include <assert.h> 877c27753SZelalem Aweke #include <errno.h> 92461bd3aSManish Pandey #include <inttypes.h> 102461bd3aSManish Pandey #include <stdint.h> 1177c27753SZelalem Aweke #include <string.h> 1277c27753SZelalem Aweke 1377c27753SZelalem Aweke #include <arch_helpers.h> 1477c27753SZelalem Aweke #include <arch_features.h> 1577c27753SZelalem Aweke #include <bl31/bl31.h> 1677c27753SZelalem Aweke #include <common/debug.h> 1777c27753SZelalem Aweke #include <common/runtime_svc.h> 1877c27753SZelalem Aweke #include <context.h> 1977c27753SZelalem Aweke #include <lib/el3_runtime/context_mgmt.h> 2077c27753SZelalem Aweke #include <lib/el3_runtime/pubsub.h> 21f19dc624Sjohpow01 #include <lib/gpt_rme/gpt_rme.h> 2277c27753SZelalem Aweke 2377c27753SZelalem Aweke #include <lib/spinlock.h> 2477c27753SZelalem Aweke #include <lib/utils.h> 2577c27753SZelalem Aweke #include <lib/xlat_tables/xlat_tables_v2.h> 2677c27753SZelalem Aweke #include <plat/common/common_def.h> 2777c27753SZelalem Aweke #include <plat/common/platform.h> 2877c27753SZelalem Aweke #include <platform_def.h> 2977c27753SZelalem Aweke #include <services/rmmd_svc.h> 3077c27753SZelalem Aweke #include <smccc_helpers.h> 31a4cc85c1SSubhasish Ghosh #include <lib/extensions/sve.h> 3277c27753SZelalem Aweke #include "rmmd_initial_context.h" 3377c27753SZelalem Aweke #include "rmmd_private.h" 3477c27753SZelalem Aweke 3577c27753SZelalem Aweke /******************************************************************************* 368c980a4aSJavier Almansa Sobrino * RMM boot failure flag 378c980a4aSJavier Almansa Sobrino ******************************************************************************/ 388c980a4aSJavier Almansa Sobrino static bool rmm_boot_failed; 398c980a4aSJavier Almansa Sobrino 408c980a4aSJavier Almansa Sobrino /******************************************************************************* 4177c27753SZelalem Aweke * RMM context information. 4277c27753SZelalem Aweke ******************************************************************************/ 4377c27753SZelalem Aweke rmmd_rmm_context_t rmm_context[PLATFORM_CORE_COUNT]; 4477c27753SZelalem Aweke 4577c27753SZelalem Aweke /******************************************************************************* 4677c27753SZelalem Aweke * RMM entry point information. Discovered on the primary core and reused 4777c27753SZelalem Aweke * on secondary cores. 4877c27753SZelalem Aweke ******************************************************************************/ 4977c27753SZelalem Aweke static entry_point_info_t *rmm_ep_info; 5077c27753SZelalem Aweke 5177c27753SZelalem Aweke /******************************************************************************* 5277c27753SZelalem Aweke * Static function declaration. 5377c27753SZelalem Aweke ******************************************************************************/ 5477c27753SZelalem Aweke static int32_t rmm_init(void); 5577c27753SZelalem Aweke 5677c27753SZelalem Aweke /******************************************************************************* 5777c27753SZelalem Aweke * This function takes an RMM context pointer and performs a synchronous entry 5877c27753SZelalem Aweke * into it. 5977c27753SZelalem Aweke ******************************************************************************/ 6077c27753SZelalem Aweke uint64_t rmmd_rmm_sync_entry(rmmd_rmm_context_t *rmm_ctx) 6177c27753SZelalem Aweke { 6277c27753SZelalem Aweke uint64_t rc; 6377c27753SZelalem Aweke 6477c27753SZelalem Aweke assert(rmm_ctx != NULL); 6577c27753SZelalem Aweke 6677c27753SZelalem Aweke cm_set_context(&(rmm_ctx->cpu_ctx), REALM); 6777c27753SZelalem Aweke 6877c27753SZelalem Aweke /* Restore the realm context assigned above */ 6977c27753SZelalem Aweke cm_el1_sysregs_context_restore(REALM); 7077c27753SZelalem Aweke cm_el2_sysregs_context_restore(REALM); 7177c27753SZelalem Aweke cm_set_next_eret_context(REALM); 7277c27753SZelalem Aweke 7377c27753SZelalem Aweke /* Enter RMM */ 7477c27753SZelalem Aweke rc = rmmd_rmm_enter(&rmm_ctx->c_rt_ctx); 7577c27753SZelalem Aweke 768b95e848SZelalem Aweke /* 778b95e848SZelalem Aweke * Save realm context. EL1 and EL2 Non-secure 788b95e848SZelalem Aweke * contexts will be restored before exiting to 798b95e848SZelalem Aweke * Non-secure world, therefore there is no need 808b95e848SZelalem Aweke * to clear EL1 and EL2 context registers. 818b95e848SZelalem Aweke */ 8277c27753SZelalem Aweke cm_el1_sysregs_context_save(REALM); 8377c27753SZelalem Aweke cm_el2_sysregs_context_save(REALM); 8477c27753SZelalem Aweke 8577c27753SZelalem Aweke return rc; 8677c27753SZelalem Aweke } 8777c27753SZelalem Aweke 8877c27753SZelalem Aweke /******************************************************************************* 8977c27753SZelalem Aweke * This function returns to the place where rmmd_rmm_sync_entry() was 9077c27753SZelalem Aweke * called originally. 9177c27753SZelalem Aweke ******************************************************************************/ 9277c27753SZelalem Aweke __dead2 void rmmd_rmm_sync_exit(uint64_t rc) 9377c27753SZelalem Aweke { 9477c27753SZelalem Aweke rmmd_rmm_context_t *ctx = &rmm_context[plat_my_core_pos()]; 9577c27753SZelalem Aweke 9677c27753SZelalem Aweke /* Get context of the RMM in use by this CPU. */ 9777c27753SZelalem Aweke assert(cm_get_context(REALM) == &(ctx->cpu_ctx)); 9877c27753SZelalem Aweke 9977c27753SZelalem Aweke /* 10077c27753SZelalem Aweke * The RMMD must have initiated the original request through a 10177c27753SZelalem Aweke * synchronous entry into RMM. Jump back to the original C runtime 10277c27753SZelalem Aweke * context with the value of rc in x0; 10377c27753SZelalem Aweke */ 10477c27753SZelalem Aweke rmmd_rmm_exit(ctx->c_rt_ctx, rc); 10577c27753SZelalem Aweke 10677c27753SZelalem Aweke panic(); 10777c27753SZelalem Aweke } 10877c27753SZelalem Aweke 10977c27753SZelalem Aweke static void rmm_el2_context_init(el2_sysregs_t *regs) 11077c27753SZelalem Aweke { 11177c27753SZelalem Aweke regs->ctx_regs[CTX_SPSR_EL2 >> 3] = REALM_SPSR_EL2; 11277c27753SZelalem Aweke regs->ctx_regs[CTX_SCTLR_EL2 >> 3] = SCTLR_EL2_RES1; 11377c27753SZelalem Aweke } 11477c27753SZelalem Aweke 11577c27753SZelalem Aweke /******************************************************************************* 116a4cc85c1SSubhasish Ghosh * Enable architecture extensions on first entry to Realm world. 117a4cc85c1SSubhasish Ghosh ******************************************************************************/ 118a4cc85c1SSubhasish Ghosh static void manage_extensions_realm(cpu_context_t *ctx) 119a4cc85c1SSubhasish Ghosh { 120a4cc85c1SSubhasish Ghosh #if ENABLE_SVE_FOR_NS 121a4cc85c1SSubhasish Ghosh /* 122a4cc85c1SSubhasish Ghosh * Enable SVE and FPU in realm context when it is enabled for NS. 123a4cc85c1SSubhasish Ghosh * Realm manager must ensure that the SVE and FPU register 124a4cc85c1SSubhasish Ghosh * contexts are properly managed. 125a4cc85c1SSubhasish Ghosh */ 126a4cc85c1SSubhasish Ghosh sve_enable(ctx); 127a4cc85c1SSubhasish Ghosh #else 128a4cc85c1SSubhasish Ghosh /* 129a4cc85c1SSubhasish Ghosh * Disable SVE and FPU in realm context when it is disabled for NS. 130a4cc85c1SSubhasish Ghosh */ 131a4cc85c1SSubhasish Ghosh sve_disable(ctx); 132a4cc85c1SSubhasish Ghosh #endif /* ENABLE_SVE_FOR_NS */ 133a4cc85c1SSubhasish Ghosh } 134a4cc85c1SSubhasish Ghosh 135a4cc85c1SSubhasish Ghosh /******************************************************************************* 13677c27753SZelalem Aweke * Jump to the RMM for the first time. 13777c27753SZelalem Aweke ******************************************************************************/ 13877c27753SZelalem Aweke static int32_t rmm_init(void) 13977c27753SZelalem Aweke { 1408c980a4aSJavier Almansa Sobrino long rc; 14177c27753SZelalem Aweke rmmd_rmm_context_t *ctx = &rmm_context[plat_my_core_pos()]; 14277c27753SZelalem Aweke 14377c27753SZelalem Aweke INFO("RMM init start.\n"); 14477c27753SZelalem Aweke 145a4cc85c1SSubhasish Ghosh /* Enable architecture extensions */ 146a4cc85c1SSubhasish Ghosh manage_extensions_realm(&ctx->cpu_ctx); 147a4cc85c1SSubhasish Ghosh 14877c27753SZelalem Aweke /* Initialize RMM EL2 context. */ 14977c27753SZelalem Aweke rmm_el2_context_init(&ctx->cpu_ctx.el2_sysregs_ctx); 15077c27753SZelalem Aweke 15177c27753SZelalem Aweke rc = rmmd_rmm_sync_entry(ctx); 1528c980a4aSJavier Almansa Sobrino if (rc != E_RMM_BOOT_SUCCESS) { 1538c980a4aSJavier Almansa Sobrino ERROR("RMM init failed: %ld\n", rc); 1548c980a4aSJavier Almansa Sobrino /* Mark the boot as failed for all the CPUs */ 1558c980a4aSJavier Almansa Sobrino rmm_boot_failed = true; 1568c980a4aSJavier Almansa Sobrino return 0; 15777c27753SZelalem Aweke } 15877c27753SZelalem Aweke 15977c27753SZelalem Aweke INFO("RMM init end.\n"); 16077c27753SZelalem Aweke 16177c27753SZelalem Aweke return 1; 16277c27753SZelalem Aweke } 16377c27753SZelalem Aweke 16477c27753SZelalem Aweke /******************************************************************************* 16577c27753SZelalem Aweke * Load and read RMM manifest, setup RMM. 16677c27753SZelalem Aweke ******************************************************************************/ 16777c27753SZelalem Aweke int rmmd_setup(void) 16877c27753SZelalem Aweke { 169dc65ae46SJavier Almansa Sobrino size_t shared_buf_size __unused; 170dc65ae46SJavier Almansa Sobrino uintptr_t shared_buf_base; 17177c27753SZelalem Aweke uint32_t ep_attr; 17277c27753SZelalem Aweke unsigned int linear_id = plat_my_core_pos(); 17377c27753SZelalem Aweke rmmd_rmm_context_t *rmm_ctx = &rmm_context[linear_id]; 174*a97bfa5fSAlexeiFedorov struct rmm_manifest *manifest; 1751d0ca40eSJavier Almansa Sobrino int rc; 17677c27753SZelalem Aweke 17777c27753SZelalem Aweke /* Make sure RME is supported. */ 17877c27753SZelalem Aweke assert(get_armv9_2_feat_rme_support() != 0U); 17977c27753SZelalem Aweke 18077c27753SZelalem Aweke rmm_ep_info = bl31_plat_get_next_image_ep_info(REALM); 18177c27753SZelalem Aweke if (rmm_ep_info == NULL) { 18277c27753SZelalem Aweke WARN("No RMM image provided by BL2 boot loader, Booting " 18377c27753SZelalem Aweke "device without RMM initialization. SMCs destined for " 18477c27753SZelalem Aweke "RMM will return SMC_UNK\n"); 18577c27753SZelalem Aweke return -ENOENT; 18677c27753SZelalem Aweke } 18777c27753SZelalem Aweke 18877c27753SZelalem Aweke /* Under no circumstances will this parameter be 0 */ 18977c27753SZelalem Aweke assert(rmm_ep_info->pc == RMM_BASE); 19077c27753SZelalem Aweke 19177c27753SZelalem Aweke /* Initialise an entrypoint to set up the CPU context */ 19277c27753SZelalem Aweke ep_attr = EP_REALM; 19377c27753SZelalem Aweke if ((read_sctlr_el3() & SCTLR_EE_BIT) != 0U) { 19477c27753SZelalem Aweke ep_attr |= EP_EE_BIG; 19577c27753SZelalem Aweke } 19677c27753SZelalem Aweke 19777c27753SZelalem Aweke SET_PARAM_HEAD(rmm_ep_info, PARAM_EP, VERSION_1, ep_attr); 19877c27753SZelalem Aweke rmm_ep_info->spsr = SPSR_64(MODE_EL2, 19977c27753SZelalem Aweke MODE_SP_ELX, 20077c27753SZelalem Aweke DISABLE_ALL_EXCEPTIONS); 20177c27753SZelalem Aweke 2028c980a4aSJavier Almansa Sobrino shared_buf_size = 2038c980a4aSJavier Almansa Sobrino plat_rmmd_get_el3_rmm_shared_mem(&shared_buf_base); 2048c980a4aSJavier Almansa Sobrino 2058c980a4aSJavier Almansa Sobrino assert((shared_buf_size == SZ_4K) && 2068c980a4aSJavier Almansa Sobrino ((void *)shared_buf_base != NULL)); 2078c980a4aSJavier Almansa Sobrino 2081d0ca40eSJavier Almansa Sobrino /* Load the boot manifest at the beginning of the shared area */ 209*a97bfa5fSAlexeiFedorov manifest = (struct rmm_manifest *)shared_buf_base; 2101d0ca40eSJavier Almansa Sobrino rc = plat_rmmd_load_manifest(manifest); 2111d0ca40eSJavier Almansa Sobrino if (rc != 0) { 2121d0ca40eSJavier Almansa Sobrino ERROR("Error loading RMM Boot Manifest (%i)\n", rc); 2131d0ca40eSJavier Almansa Sobrino return rc; 2141d0ca40eSJavier Almansa Sobrino } 2151d0ca40eSJavier Almansa Sobrino flush_dcache_range((uintptr_t)shared_buf_base, shared_buf_size); 2161d0ca40eSJavier Almansa Sobrino 2178c980a4aSJavier Almansa Sobrino /* 2188c980a4aSJavier Almansa Sobrino * Prepare coldboot arguments for RMM: 2198c980a4aSJavier Almansa Sobrino * arg0: This CPUID (primary processor). 2208c980a4aSJavier Almansa Sobrino * arg1: Version for this Boot Interface. 2218c980a4aSJavier Almansa Sobrino * arg2: PLATFORM_CORE_COUNT. 2228c980a4aSJavier Almansa Sobrino * arg3: Base address for the EL3 <-> RMM shared area. The boot 2238c980a4aSJavier Almansa Sobrino * manifest will be stored at the beginning of this area. 2248c980a4aSJavier Almansa Sobrino */ 2258c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg0 = linear_id; 2268c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg1 = RMM_EL3_INTERFACE_VERSION; 2278c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg2 = PLATFORM_CORE_COUNT; 2288c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg3 = shared_buf_base; 2298c980a4aSJavier Almansa Sobrino 23077c27753SZelalem Aweke /* Initialise RMM context with this entry point information */ 23177c27753SZelalem Aweke cm_setup_context(&rmm_ctx->cpu_ctx, rmm_ep_info); 23277c27753SZelalem Aweke 23377c27753SZelalem Aweke INFO("RMM setup done.\n"); 23477c27753SZelalem Aweke 23577c27753SZelalem Aweke /* Register init function for deferred init. */ 23677c27753SZelalem Aweke bl31_register_rmm_init(&rmm_init); 23777c27753SZelalem Aweke 23877c27753SZelalem Aweke return 0; 23977c27753SZelalem Aweke } 24077c27753SZelalem Aweke 24177c27753SZelalem Aweke /******************************************************************************* 24277c27753SZelalem Aweke * Forward SMC to the other security state 24377c27753SZelalem Aweke ******************************************************************************/ 24411578303SSoby Mathew static uint64_t rmmd_smc_forward(uint32_t src_sec_state, 24511578303SSoby Mathew uint32_t dst_sec_state, uint64_t x0, 24611578303SSoby Mathew uint64_t x1, uint64_t x2, uint64_t x3, 24711578303SSoby Mathew uint64_t x4, void *handle) 24877c27753SZelalem Aweke { 2498e51cccaSAlexeiFedorov cpu_context_t *ctx = cm_get_context(dst_sec_state); 2508e51cccaSAlexeiFedorov 25177c27753SZelalem Aweke /* Save incoming security state */ 25277c27753SZelalem Aweke cm_el1_sysregs_context_save(src_sec_state); 25377c27753SZelalem Aweke cm_el2_sysregs_context_save(src_sec_state); 25477c27753SZelalem Aweke 25577c27753SZelalem Aweke /* Restore outgoing security state */ 25677c27753SZelalem Aweke cm_el1_sysregs_context_restore(dst_sec_state); 25777c27753SZelalem Aweke cm_el2_sysregs_context_restore(dst_sec_state); 25877c27753SZelalem Aweke cm_set_next_eret_context(dst_sec_state); 25977c27753SZelalem Aweke 26011578303SSoby Mathew /* 2618e51cccaSAlexeiFedorov * As per SMCCCv1.2, we need to preserve x4 to x7 unless 26211578303SSoby Mathew * being used as return args. Hence we differentiate the 26311578303SSoby Mathew * onward and backward path. Support upto 8 args in the 26411578303SSoby Mathew * onward path and 4 args in return path. 2658e51cccaSAlexeiFedorov * Register x4 will be preserved by RMM in case it is not 2668e51cccaSAlexeiFedorov * used in return path. 26711578303SSoby Mathew */ 26811578303SSoby Mathew if (src_sec_state == NON_SECURE) { 2698e51cccaSAlexeiFedorov SMC_RET8(ctx, x0, x1, x2, x3, x4, 27077c27753SZelalem Aweke SMC_GET_GP(handle, CTX_GPREG_X5), 27177c27753SZelalem Aweke SMC_GET_GP(handle, CTX_GPREG_X6), 27277c27753SZelalem Aweke SMC_GET_GP(handle, CTX_GPREG_X7)); 27311578303SSoby Mathew } 2748e51cccaSAlexeiFedorov 2758e51cccaSAlexeiFedorov SMC_RET5(ctx, x0, x1, x2, x3, x4); 27677c27753SZelalem Aweke } 27777c27753SZelalem Aweke 27877c27753SZelalem Aweke /******************************************************************************* 27977c27753SZelalem Aweke * This function handles all SMCs in the range reserved for RMI. Each call is 28077c27753SZelalem Aweke * either forwarded to the other security state or handled by the RMM dispatcher 28177c27753SZelalem Aweke ******************************************************************************/ 28277c27753SZelalem Aweke uint64_t rmmd_rmi_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, 28377c27753SZelalem Aweke uint64_t x3, uint64_t x4, void *cookie, 28477c27753SZelalem Aweke void *handle, uint64_t flags) 28577c27753SZelalem Aweke { 28677c27753SZelalem Aweke uint32_t src_sec_state; 28777c27753SZelalem Aweke 2888c980a4aSJavier Almansa Sobrino /* If RMM failed to boot, treat any RMI SMC as unknown */ 2898c980a4aSJavier Almansa Sobrino if (rmm_boot_failed) { 2908c980a4aSJavier Almansa Sobrino WARN("RMMD: Failed to boot up RMM. Ignoring RMI call\n"); 2918c980a4aSJavier Almansa Sobrino SMC_RET1(handle, SMC_UNK); 2928c980a4aSJavier Almansa Sobrino } 2938c980a4aSJavier Almansa Sobrino 29477c27753SZelalem Aweke /* Determine which security state this SMC originated from */ 29577c27753SZelalem Aweke src_sec_state = caller_sec_state(flags); 29677c27753SZelalem Aweke 29777c27753SZelalem Aweke /* RMI must not be invoked by the Secure world */ 29877c27753SZelalem Aweke if (src_sec_state == SMC_FROM_SECURE) { 299319fb084SSoby Mathew WARN("RMMD: RMI invoked by secure world.\n"); 30077c27753SZelalem Aweke SMC_RET1(handle, SMC_UNK); 30177c27753SZelalem Aweke } 30277c27753SZelalem Aweke 30377c27753SZelalem Aweke /* 30477c27753SZelalem Aweke * Forward an RMI call from the Normal world to the Realm world as it 30577c27753SZelalem Aweke * is. 30677c27753SZelalem Aweke */ 30777c27753SZelalem Aweke if (src_sec_state == SMC_FROM_NON_SECURE) { 308319fb084SSoby Mathew VERBOSE("RMMD: RMI call from non-secure world.\n"); 30911578303SSoby Mathew return rmmd_smc_forward(NON_SECURE, REALM, smc_fid, 31077c27753SZelalem Aweke x1, x2, x3, x4, handle); 31177c27753SZelalem Aweke } 31277c27753SZelalem Aweke 313319fb084SSoby Mathew if (src_sec_state != SMC_FROM_REALM) { 314319fb084SSoby Mathew SMC_RET1(handle, SMC_UNK); 315319fb084SSoby Mathew } 31677c27753SZelalem Aweke 31777c27753SZelalem Aweke switch (smc_fid) { 3188e51cccaSAlexeiFedorov case RMM_RMI_REQ_COMPLETE: { 3198e51cccaSAlexeiFedorov uint64_t x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 32077c27753SZelalem Aweke 3218e51cccaSAlexeiFedorov return rmmd_smc_forward(REALM, NON_SECURE, x1, 3228e51cccaSAlexeiFedorov x2, x3, x4, x5, handle); 3238e51cccaSAlexeiFedorov } 32477c27753SZelalem Aweke default: 325319fb084SSoby Mathew WARN("RMMD: Unsupported RMM call 0x%08x\n", smc_fid); 32677c27753SZelalem Aweke SMC_RET1(handle, SMC_UNK); 32777c27753SZelalem Aweke } 32877c27753SZelalem Aweke } 32977c27753SZelalem Aweke 33077c27753SZelalem Aweke /******************************************************************************* 33177c27753SZelalem Aweke * This cpu has been turned on. Enter RMM to initialise R-EL2. Entry into RMM 33277c27753SZelalem Aweke * is done after initialising minimal architectural state that guarantees safe 33377c27753SZelalem Aweke * execution. 33477c27753SZelalem Aweke ******************************************************************************/ 33577c27753SZelalem Aweke static void *rmmd_cpu_on_finish_handler(const void *arg) 33677c27753SZelalem Aweke { 3378c980a4aSJavier Almansa Sobrino long rc; 33877c27753SZelalem Aweke uint32_t linear_id = plat_my_core_pos(); 33977c27753SZelalem Aweke rmmd_rmm_context_t *ctx = &rmm_context[linear_id]; 34077c27753SZelalem Aweke 3418c980a4aSJavier Almansa Sobrino if (rmm_boot_failed) { 3428c980a4aSJavier Almansa Sobrino /* RMM Boot failed on a previous CPU. Abort. */ 3438c980a4aSJavier Almansa Sobrino ERROR("RMM Failed to initialize. Ignoring for CPU%d\n", 3448c980a4aSJavier Almansa Sobrino linear_id); 3458c980a4aSJavier Almansa Sobrino return NULL; 3468c980a4aSJavier Almansa Sobrino } 3478c980a4aSJavier Almansa Sobrino 3488c980a4aSJavier Almansa Sobrino /* 3498c980a4aSJavier Almansa Sobrino * Prepare warmboot arguments for RMM: 3508c980a4aSJavier Almansa Sobrino * arg0: This CPUID. 3518c980a4aSJavier Almansa Sobrino * arg1 to arg3: Not used. 3528c980a4aSJavier Almansa Sobrino */ 3538c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg0 = linear_id; 3548c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg1 = 0ULL; 3558c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg2 = 0ULL; 3568c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg3 = 0ULL; 35777c27753SZelalem Aweke 35877c27753SZelalem Aweke /* Initialise RMM context with this entry point information */ 35977c27753SZelalem Aweke cm_setup_context(&ctx->cpu_ctx, rmm_ep_info); 36077c27753SZelalem Aweke 361a4cc85c1SSubhasish Ghosh /* Enable architecture extensions */ 362a4cc85c1SSubhasish Ghosh manage_extensions_realm(&ctx->cpu_ctx); 363a4cc85c1SSubhasish Ghosh 36477c27753SZelalem Aweke /* Initialize RMM EL2 context. */ 36577c27753SZelalem Aweke rmm_el2_context_init(&ctx->cpu_ctx.el2_sysregs_ctx); 36677c27753SZelalem Aweke 36777c27753SZelalem Aweke rc = rmmd_rmm_sync_entry(ctx); 3688c980a4aSJavier Almansa Sobrino 3698c980a4aSJavier Almansa Sobrino if (rc != E_RMM_BOOT_SUCCESS) { 3708c980a4aSJavier Almansa Sobrino ERROR("RMM init failed on CPU%d: %ld\n", linear_id, rc); 3718c980a4aSJavier Almansa Sobrino /* Mark the boot as failed for any other booting CPU */ 3728c980a4aSJavier Almansa Sobrino rmm_boot_failed = true; 37377c27753SZelalem Aweke } 37477c27753SZelalem Aweke 37577c27753SZelalem Aweke return NULL; 37677c27753SZelalem Aweke } 37777c27753SZelalem Aweke 37877c27753SZelalem Aweke /* Subscribe to PSCI CPU on to initialize RMM on secondary */ 37977c27753SZelalem Aweke SUBSCRIBE_TO_EVENT(psci_cpu_on_finish, rmmd_cpu_on_finish_handler); 38077c27753SZelalem Aweke 381319fb084SSoby Mathew /* Convert GPT lib error to RMMD GTS error */ 382319fb084SSoby Mathew static int gpt_to_gts_error(int error, uint32_t smc_fid, uint64_t address) 383319fb084SSoby Mathew { 384319fb084SSoby Mathew int ret; 385319fb084SSoby Mathew 386319fb084SSoby Mathew if (error == 0) { 387dc65ae46SJavier Almansa Sobrino return E_RMM_OK; 388319fb084SSoby Mathew } 389319fb084SSoby Mathew 390319fb084SSoby Mathew if (error == -EINVAL) { 391dc65ae46SJavier Almansa Sobrino ret = E_RMM_BAD_ADDR; 392319fb084SSoby Mathew } else { 393319fb084SSoby Mathew /* This is the only other error code we expect */ 394319fb084SSoby Mathew assert(error == -EPERM); 395dc65ae46SJavier Almansa Sobrino ret = E_RMM_BAD_PAS; 396319fb084SSoby Mathew } 397319fb084SSoby Mathew 398319fb084SSoby Mathew ERROR("RMMD: PAS Transition failed. GPT ret = %d, PA: 0x%"PRIx64 ", FID = 0x%x\n", 399319fb084SSoby Mathew error, address, smc_fid); 400319fb084SSoby Mathew return ret; 401319fb084SSoby Mathew } 402319fb084SSoby Mathew 40377c27753SZelalem Aweke /******************************************************************************* 404319fb084SSoby Mathew * This function handles RMM-EL3 interface SMCs 40577c27753SZelalem Aweke ******************************************************************************/ 406319fb084SSoby Mathew uint64_t rmmd_rmm_el3_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, 40777c27753SZelalem Aweke uint64_t x3, uint64_t x4, void *cookie, 40877c27753SZelalem Aweke void *handle, uint64_t flags) 40977c27753SZelalem Aweke { 41077c27753SZelalem Aweke uint32_t src_sec_state; 4116a00e9b0SRobert Wakim int ret; 41277c27753SZelalem Aweke 4138c980a4aSJavier Almansa Sobrino /* If RMM failed to boot, treat any RMM-EL3 interface SMC as unknown */ 4148c980a4aSJavier Almansa Sobrino if (rmm_boot_failed) { 4158c980a4aSJavier Almansa Sobrino WARN("RMMD: Failed to boot up RMM. Ignoring RMM-EL3 call\n"); 4168c980a4aSJavier Almansa Sobrino SMC_RET1(handle, SMC_UNK); 4178c980a4aSJavier Almansa Sobrino } 4188c980a4aSJavier Almansa Sobrino 41977c27753SZelalem Aweke /* Determine which security state this SMC originated from */ 42077c27753SZelalem Aweke src_sec_state = caller_sec_state(flags); 42177c27753SZelalem Aweke 42277c27753SZelalem Aweke if (src_sec_state != SMC_FROM_REALM) { 423319fb084SSoby Mathew WARN("RMMD: RMM-EL3 call originated from secure or normal world\n"); 42477c27753SZelalem Aweke SMC_RET1(handle, SMC_UNK); 42577c27753SZelalem Aweke } 42677c27753SZelalem Aweke 42777c27753SZelalem Aweke switch (smc_fid) { 428e50fedbcSJavier Almansa Sobrino case RMM_GTSI_DELEGATE: 4296a00e9b0SRobert Wakim ret = gpt_delegate_pas(x1, PAGE_SIZE_4KB, SMC_FROM_REALM); 430319fb084SSoby Mathew SMC_RET1(handle, gpt_to_gts_error(ret, smc_fid, x1)); 431e50fedbcSJavier Almansa Sobrino case RMM_GTSI_UNDELEGATE: 4326a00e9b0SRobert Wakim ret = gpt_undelegate_pas(x1, PAGE_SIZE_4KB, SMC_FROM_REALM); 433319fb084SSoby Mathew SMC_RET1(handle, gpt_to_gts_error(ret, smc_fid, x1)); 434e50fedbcSJavier Almansa Sobrino case RMM_ATTEST_GET_PLAT_TOKEN: 4350f9159b7SSoby Mathew ret = rmmd_attest_get_platform_token(x1, &x2, x3); 4360f9159b7SSoby Mathew SMC_RET2(handle, ret, x2); 437e50fedbcSJavier Almansa Sobrino case RMM_ATTEST_GET_REALM_KEY: 438a0435105SSoby Mathew ret = rmmd_attest_get_signing_key(x1, &x2, x3); 439a0435105SSoby Mathew SMC_RET2(handle, ret, x2); 4408c980a4aSJavier Almansa Sobrino 4418c980a4aSJavier Almansa Sobrino case RMM_BOOT_COMPLETE: 4428c980a4aSJavier Almansa Sobrino VERBOSE("RMMD: running rmmd_rmm_sync_exit\n"); 4438c980a4aSJavier Almansa Sobrino rmmd_rmm_sync_exit(x1); 4448c980a4aSJavier Almansa Sobrino 44577c27753SZelalem Aweke default: 446319fb084SSoby Mathew WARN("RMMD: Unsupported RMM-EL3 call 0x%08x\n", smc_fid); 44777c27753SZelalem Aweke SMC_RET1(handle, SMC_UNK); 44877c27753SZelalem Aweke } 44977c27753SZelalem Aweke } 450