xref: /rk3399_ARM-atf/services/std_svc/rmmd/rmmd_main.c (revision a4cc85c129d031d9c887cf59b1baeaef18a43010)
177c27753SZelalem Aweke /*
277c27753SZelalem Aweke  * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
377c27753SZelalem Aweke  *
477c27753SZelalem Aweke  * SPDX-License-Identifier: BSD-3-Clause
577c27753SZelalem Aweke  */
677c27753SZelalem Aweke 
777c27753SZelalem Aweke #include <assert.h>
877c27753SZelalem Aweke #include <errno.h>
92461bd3aSManish Pandey #include <inttypes.h>
102461bd3aSManish Pandey #include <stdint.h>
1177c27753SZelalem Aweke #include <string.h>
1277c27753SZelalem Aweke 
1377c27753SZelalem Aweke #include <arch_helpers.h>
1477c27753SZelalem Aweke #include <arch_features.h>
1577c27753SZelalem Aweke #include <bl31/bl31.h>
1677c27753SZelalem Aweke #include <common/debug.h>
1777c27753SZelalem Aweke #include <common/runtime_svc.h>
1877c27753SZelalem Aweke #include <context.h>
1977c27753SZelalem Aweke #include <lib/el3_runtime/context_mgmt.h>
2077c27753SZelalem Aweke #include <lib/el3_runtime/pubsub.h>
21f19dc624Sjohpow01 #include <lib/gpt_rme/gpt_rme.h>
2277c27753SZelalem Aweke 
2377c27753SZelalem Aweke #include <lib/spinlock.h>
2477c27753SZelalem Aweke #include <lib/utils.h>
2577c27753SZelalem Aweke #include <lib/xlat_tables/xlat_tables_v2.h>
2677c27753SZelalem Aweke #include <plat/common/common_def.h>
2777c27753SZelalem Aweke #include <plat/common/platform.h>
2877c27753SZelalem Aweke #include <platform_def.h>
2977c27753SZelalem Aweke #include <services/gtsi_svc.h>
3077c27753SZelalem Aweke #include <services/rmi_svc.h>
3177c27753SZelalem Aweke #include <services/rmmd_svc.h>
3277c27753SZelalem Aweke #include <smccc_helpers.h>
33*a4cc85c1SSubhasish Ghosh #include <lib/extensions/sve.h>
3477c27753SZelalem Aweke #include "rmmd_initial_context.h"
3577c27753SZelalem Aweke #include "rmmd_private.h"
3677c27753SZelalem Aweke 
3777c27753SZelalem Aweke /*******************************************************************************
3877c27753SZelalem Aweke  * RMM context information.
3977c27753SZelalem Aweke  ******************************************************************************/
4077c27753SZelalem Aweke rmmd_rmm_context_t rmm_context[PLATFORM_CORE_COUNT];
4177c27753SZelalem Aweke 
4277c27753SZelalem Aweke /*******************************************************************************
4377c27753SZelalem Aweke  * RMM entry point information. Discovered on the primary core and reused
4477c27753SZelalem Aweke  * on secondary cores.
4577c27753SZelalem Aweke  ******************************************************************************/
4677c27753SZelalem Aweke static entry_point_info_t *rmm_ep_info;
4777c27753SZelalem Aweke 
4877c27753SZelalem Aweke /*******************************************************************************
4977c27753SZelalem Aweke  * Static function declaration.
5077c27753SZelalem Aweke  ******************************************************************************/
5177c27753SZelalem Aweke static int32_t rmm_init(void);
5277c27753SZelalem Aweke 
5377c27753SZelalem Aweke /*******************************************************************************
5477c27753SZelalem Aweke  * This function takes an RMM context pointer and performs a synchronous entry
5577c27753SZelalem Aweke  * into it.
5677c27753SZelalem Aweke  ******************************************************************************/
5777c27753SZelalem Aweke uint64_t rmmd_rmm_sync_entry(rmmd_rmm_context_t *rmm_ctx)
5877c27753SZelalem Aweke {
5977c27753SZelalem Aweke 	uint64_t rc;
6077c27753SZelalem Aweke 
6177c27753SZelalem Aweke 	assert(rmm_ctx != NULL);
6277c27753SZelalem Aweke 
6377c27753SZelalem Aweke 	cm_set_context(&(rmm_ctx->cpu_ctx), REALM);
6477c27753SZelalem Aweke 
6577c27753SZelalem Aweke 	/* Save the current el1/el2 context before loading realm context. */
6677c27753SZelalem Aweke 	cm_el1_sysregs_context_save(NON_SECURE);
6777c27753SZelalem Aweke 	cm_el2_sysregs_context_save(NON_SECURE);
6877c27753SZelalem Aweke 
6977c27753SZelalem Aweke 	/* Restore the realm context assigned above */
7077c27753SZelalem Aweke 	cm_el1_sysregs_context_restore(REALM);
7177c27753SZelalem Aweke 	cm_el2_sysregs_context_restore(REALM);
7277c27753SZelalem Aweke 	cm_set_next_eret_context(REALM);
7377c27753SZelalem Aweke 
7477c27753SZelalem Aweke 	/* Enter RMM */
7577c27753SZelalem Aweke 	rc = rmmd_rmm_enter(&rmm_ctx->c_rt_ctx);
7677c27753SZelalem Aweke 
7777c27753SZelalem Aweke 	/* Save realm context */
7877c27753SZelalem Aweke 	cm_el1_sysregs_context_save(REALM);
7977c27753SZelalem Aweke 	cm_el2_sysregs_context_save(REALM);
8077c27753SZelalem Aweke 
8177c27753SZelalem Aweke 	/* Restore the el1/el2 context again. */
8277c27753SZelalem Aweke 	cm_el1_sysregs_context_restore(NON_SECURE);
8377c27753SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
8477c27753SZelalem Aweke 
8577c27753SZelalem Aweke 	return rc;
8677c27753SZelalem Aweke }
8777c27753SZelalem Aweke 
8877c27753SZelalem Aweke /*******************************************************************************
8977c27753SZelalem Aweke  * This function returns to the place where rmmd_rmm_sync_entry() was
9077c27753SZelalem Aweke  * called originally.
9177c27753SZelalem Aweke  ******************************************************************************/
9277c27753SZelalem Aweke __dead2 void rmmd_rmm_sync_exit(uint64_t rc)
9377c27753SZelalem Aweke {
9477c27753SZelalem Aweke 	rmmd_rmm_context_t *ctx = &rmm_context[plat_my_core_pos()];
9577c27753SZelalem Aweke 
9677c27753SZelalem Aweke 	/* Get context of the RMM in use by this CPU. */
9777c27753SZelalem Aweke 	assert(cm_get_context(REALM) == &(ctx->cpu_ctx));
9877c27753SZelalem Aweke 
9977c27753SZelalem Aweke 	/*
10077c27753SZelalem Aweke 	 * The RMMD must have initiated the original request through a
10177c27753SZelalem Aweke 	 * synchronous entry into RMM. Jump back to the original C runtime
10277c27753SZelalem Aweke 	 * context with the value of rc in x0;
10377c27753SZelalem Aweke 	 */
10477c27753SZelalem Aweke 	rmmd_rmm_exit(ctx->c_rt_ctx, rc);
10577c27753SZelalem Aweke 
10677c27753SZelalem Aweke 	panic();
10777c27753SZelalem Aweke }
10877c27753SZelalem Aweke 
10977c27753SZelalem Aweke static void rmm_el2_context_init(el2_sysregs_t *regs)
11077c27753SZelalem Aweke {
11177c27753SZelalem Aweke 	regs->ctx_regs[CTX_SPSR_EL2 >> 3] = REALM_SPSR_EL2;
11277c27753SZelalem Aweke 	regs->ctx_regs[CTX_SCTLR_EL2 >> 3] = SCTLR_EL2_RES1;
11377c27753SZelalem Aweke }
11477c27753SZelalem Aweke 
11577c27753SZelalem Aweke /*******************************************************************************
116*a4cc85c1SSubhasish Ghosh  * Enable architecture extensions on first entry to Realm world.
117*a4cc85c1SSubhasish Ghosh  ******************************************************************************/
118*a4cc85c1SSubhasish Ghosh static void manage_extensions_realm(cpu_context_t *ctx)
119*a4cc85c1SSubhasish Ghosh {
120*a4cc85c1SSubhasish Ghosh #if ENABLE_SVE_FOR_NS
121*a4cc85c1SSubhasish Ghosh 	/*
122*a4cc85c1SSubhasish Ghosh 	 * Enable SVE and FPU in realm context when it is enabled for NS.
123*a4cc85c1SSubhasish Ghosh 	 * Realm manager must ensure that the SVE and FPU register
124*a4cc85c1SSubhasish Ghosh 	 * contexts are properly managed.
125*a4cc85c1SSubhasish Ghosh 	 */
126*a4cc85c1SSubhasish Ghosh 	sve_enable(ctx);
127*a4cc85c1SSubhasish Ghosh #else
128*a4cc85c1SSubhasish Ghosh 	/*
129*a4cc85c1SSubhasish Ghosh 	 * Disable SVE and FPU in realm context when it is disabled for NS.
130*a4cc85c1SSubhasish Ghosh 	 */
131*a4cc85c1SSubhasish Ghosh 	sve_disable(ctx);
132*a4cc85c1SSubhasish Ghosh #endif /* ENABLE_SVE_FOR_NS */
133*a4cc85c1SSubhasish Ghosh }
134*a4cc85c1SSubhasish Ghosh 
135*a4cc85c1SSubhasish Ghosh /*******************************************************************************
13677c27753SZelalem Aweke  * Jump to the RMM for the first time.
13777c27753SZelalem Aweke  ******************************************************************************/
13877c27753SZelalem Aweke static int32_t rmm_init(void)
13977c27753SZelalem Aweke {
14077c27753SZelalem Aweke 
14177c27753SZelalem Aweke 	uint64_t rc;
14277c27753SZelalem Aweke 
14377c27753SZelalem Aweke 	rmmd_rmm_context_t *ctx = &rmm_context[plat_my_core_pos()];
14477c27753SZelalem Aweke 
14577c27753SZelalem Aweke 	INFO("RMM init start.\n");
14677c27753SZelalem Aweke 	ctx->state = RMM_STATE_RESET;
14777c27753SZelalem Aweke 
148*a4cc85c1SSubhasish Ghosh 	/* Enable architecture extensions */
149*a4cc85c1SSubhasish Ghosh 	manage_extensions_realm(&ctx->cpu_ctx);
150*a4cc85c1SSubhasish Ghosh 
15177c27753SZelalem Aweke 	/* Initialize RMM EL2 context. */
15277c27753SZelalem Aweke 	rmm_el2_context_init(&ctx->cpu_ctx.el2_sysregs_ctx);
15377c27753SZelalem Aweke 
15477c27753SZelalem Aweke 	rc = rmmd_rmm_sync_entry(ctx);
15577c27753SZelalem Aweke 	if (rc != 0ULL) {
1562461bd3aSManish Pandey 		ERROR("RMM initialisation failed 0x%" PRIx64 "\n", rc);
15777c27753SZelalem Aweke 		panic();
15877c27753SZelalem Aweke 	}
15977c27753SZelalem Aweke 
16077c27753SZelalem Aweke 	ctx->state = RMM_STATE_IDLE;
16177c27753SZelalem Aweke 	INFO("RMM init end.\n");
16277c27753SZelalem Aweke 
16377c27753SZelalem Aweke 	return 1;
16477c27753SZelalem Aweke }
16577c27753SZelalem Aweke 
16677c27753SZelalem Aweke /*******************************************************************************
16777c27753SZelalem Aweke  * Load and read RMM manifest, setup RMM.
16877c27753SZelalem Aweke  ******************************************************************************/
16977c27753SZelalem Aweke int rmmd_setup(void)
17077c27753SZelalem Aweke {
17177c27753SZelalem Aweke 	uint32_t ep_attr;
17277c27753SZelalem Aweke 	unsigned int linear_id = plat_my_core_pos();
17377c27753SZelalem Aweke 	rmmd_rmm_context_t *rmm_ctx = &rmm_context[linear_id];
17477c27753SZelalem Aweke 
17577c27753SZelalem Aweke 	/* Make sure RME is supported. */
17677c27753SZelalem Aweke 	assert(get_armv9_2_feat_rme_support() != 0U);
17777c27753SZelalem Aweke 
17877c27753SZelalem Aweke 	rmm_ep_info = bl31_plat_get_next_image_ep_info(REALM);
17977c27753SZelalem Aweke 	if (rmm_ep_info == NULL) {
18077c27753SZelalem Aweke 		WARN("No RMM image provided by BL2 boot loader, Booting "
18177c27753SZelalem Aweke 		     "device without RMM initialization. SMCs destined for "
18277c27753SZelalem Aweke 		     "RMM will return SMC_UNK\n");
18377c27753SZelalem Aweke 		return -ENOENT;
18477c27753SZelalem Aweke 	}
18577c27753SZelalem Aweke 
18677c27753SZelalem Aweke 	/* Under no circumstances will this parameter be 0 */
18777c27753SZelalem Aweke 	assert(rmm_ep_info->pc == RMM_BASE);
18877c27753SZelalem Aweke 
18977c27753SZelalem Aweke 	/* Initialise an entrypoint to set up the CPU context */
19077c27753SZelalem Aweke 	ep_attr = EP_REALM;
19177c27753SZelalem Aweke 	if ((read_sctlr_el3() & SCTLR_EE_BIT) != 0U) {
19277c27753SZelalem Aweke 		ep_attr |= EP_EE_BIG;
19377c27753SZelalem Aweke 	}
19477c27753SZelalem Aweke 
19577c27753SZelalem Aweke 	SET_PARAM_HEAD(rmm_ep_info, PARAM_EP, VERSION_1, ep_attr);
19677c27753SZelalem Aweke 	rmm_ep_info->spsr = SPSR_64(MODE_EL2,
19777c27753SZelalem Aweke 					MODE_SP_ELX,
19877c27753SZelalem Aweke 					DISABLE_ALL_EXCEPTIONS);
19977c27753SZelalem Aweke 
20077c27753SZelalem Aweke 	/* Initialise RMM context with this entry point information */
20177c27753SZelalem Aweke 	cm_setup_context(&rmm_ctx->cpu_ctx, rmm_ep_info);
20277c27753SZelalem Aweke 
20377c27753SZelalem Aweke 	INFO("RMM setup done.\n");
20477c27753SZelalem Aweke 
20577c27753SZelalem Aweke 	/* Register init function for deferred init.  */
20677c27753SZelalem Aweke 	bl31_register_rmm_init(&rmm_init);
20777c27753SZelalem Aweke 
20877c27753SZelalem Aweke 	return 0;
20977c27753SZelalem Aweke }
21077c27753SZelalem Aweke 
21177c27753SZelalem Aweke /*******************************************************************************
21277c27753SZelalem Aweke  * Forward SMC to the other security state
21377c27753SZelalem Aweke  ******************************************************************************/
21411578303SSoby Mathew static uint64_t	rmmd_smc_forward(uint32_t src_sec_state,
21511578303SSoby Mathew 					uint32_t dst_sec_state, uint64_t x0,
21611578303SSoby Mathew 					uint64_t x1, uint64_t x2, uint64_t x3,
21711578303SSoby Mathew 					uint64_t x4, void *handle)
21877c27753SZelalem Aweke {
21977c27753SZelalem Aweke 	/* Save incoming security state */
22077c27753SZelalem Aweke 	cm_el1_sysregs_context_save(src_sec_state);
22177c27753SZelalem Aweke 	cm_el2_sysregs_context_save(src_sec_state);
22277c27753SZelalem Aweke 
22377c27753SZelalem Aweke 	/* Restore outgoing security state */
22477c27753SZelalem Aweke 	cm_el1_sysregs_context_restore(dst_sec_state);
22577c27753SZelalem Aweke 	cm_el2_sysregs_context_restore(dst_sec_state);
22677c27753SZelalem Aweke 	cm_set_next_eret_context(dst_sec_state);
22777c27753SZelalem Aweke 
22811578303SSoby Mathew 	/*
22911578303SSoby Mathew 	 * As per SMCCCv1.1, we need to preserve x4 to x7 unless
23011578303SSoby Mathew 	 * being used as return args. Hence we differentiate the
23111578303SSoby Mathew 	 * onward and backward path. Support upto 8 args in the
23211578303SSoby Mathew 	 * onward path and 4 args in return path.
23311578303SSoby Mathew 	 */
23411578303SSoby Mathew 	if (src_sec_state == NON_SECURE) {
23511578303SSoby Mathew 		SMC_RET8(cm_get_context(dst_sec_state), x0, x1, x2, x3, x4,
23677c27753SZelalem Aweke 				SMC_GET_GP(handle, CTX_GPREG_X5),
23777c27753SZelalem Aweke 				SMC_GET_GP(handle, CTX_GPREG_X6),
23877c27753SZelalem Aweke 				SMC_GET_GP(handle, CTX_GPREG_X7));
23911578303SSoby Mathew 	} else {
24011578303SSoby Mathew 		SMC_RET4(cm_get_context(dst_sec_state), x0, x1, x2, x3);
24111578303SSoby Mathew 	}
24277c27753SZelalem Aweke }
24377c27753SZelalem Aweke 
24477c27753SZelalem Aweke /*******************************************************************************
24577c27753SZelalem Aweke  * This function handles all SMCs in the range reserved for RMI. Each call is
24677c27753SZelalem Aweke  * either forwarded to the other security state or handled by the RMM dispatcher
24777c27753SZelalem Aweke  ******************************************************************************/
24877c27753SZelalem Aweke uint64_t rmmd_rmi_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2,
24977c27753SZelalem Aweke 				uint64_t x3, uint64_t x4, void *cookie,
25077c27753SZelalem Aweke 				void *handle, uint64_t flags)
25177c27753SZelalem Aweke {
25277c27753SZelalem Aweke 	rmmd_rmm_context_t *ctx = &rmm_context[plat_my_core_pos()];
25377c27753SZelalem Aweke 	uint32_t src_sec_state;
25477c27753SZelalem Aweke 
25577c27753SZelalem Aweke 	/* Determine which security state this SMC originated from */
25677c27753SZelalem Aweke 	src_sec_state = caller_sec_state(flags);
25777c27753SZelalem Aweke 
25877c27753SZelalem Aweke 	/* RMI must not be invoked by the Secure world */
25977c27753SZelalem Aweke 	if (src_sec_state == SMC_FROM_SECURE) {
26077c27753SZelalem Aweke 		WARN("RMM: RMI invoked by secure world.\n");
26177c27753SZelalem Aweke 		SMC_RET1(handle, SMC_UNK);
26277c27753SZelalem Aweke 	}
26377c27753SZelalem Aweke 
26477c27753SZelalem Aweke 	/*
26577c27753SZelalem Aweke 	 * Forward an RMI call from the Normal world to the Realm world as it
26677c27753SZelalem Aweke 	 * is.
26777c27753SZelalem Aweke 	 */
26877c27753SZelalem Aweke 	if (src_sec_state == SMC_FROM_NON_SECURE) {
26977c27753SZelalem Aweke 		VERBOSE("RMM: RMI call from non-secure world.\n");
27011578303SSoby Mathew 		return rmmd_smc_forward(NON_SECURE, REALM, smc_fid,
27177c27753SZelalem Aweke 					x1, x2, x3, x4, handle);
27277c27753SZelalem Aweke 	}
27377c27753SZelalem Aweke 
27477c27753SZelalem Aweke 	assert(src_sec_state == SMC_FROM_REALM);
27577c27753SZelalem Aweke 
27677c27753SZelalem Aweke 	switch (smc_fid) {
27777c27753SZelalem Aweke 	case RMI_RMM_REQ_COMPLETE:
27877c27753SZelalem Aweke 		if (ctx->state == RMM_STATE_RESET) {
27977c27753SZelalem Aweke 			VERBOSE("RMM: running rmmd_rmm_sync_exit\n");
28077c27753SZelalem Aweke 			rmmd_rmm_sync_exit(x1);
28177c27753SZelalem Aweke 		}
28277c27753SZelalem Aweke 
28311578303SSoby Mathew 		return rmmd_smc_forward(REALM, NON_SECURE, x1,
28477c27753SZelalem Aweke 					x2, x3, x4, 0, handle);
28577c27753SZelalem Aweke 
28677c27753SZelalem Aweke 	default:
28777c27753SZelalem Aweke 		WARN("RMM: Unsupported RMM call 0x%08x\n", smc_fid);
28877c27753SZelalem Aweke 		SMC_RET1(handle, SMC_UNK);
28977c27753SZelalem Aweke 	}
29077c27753SZelalem Aweke }
29177c27753SZelalem Aweke 
29277c27753SZelalem Aweke /*******************************************************************************
29377c27753SZelalem Aweke  * This cpu has been turned on. Enter RMM to initialise R-EL2.  Entry into RMM
29477c27753SZelalem Aweke  * is done after initialising minimal architectural state that guarantees safe
29577c27753SZelalem Aweke  * execution.
29677c27753SZelalem Aweke  ******************************************************************************/
29777c27753SZelalem Aweke static void *rmmd_cpu_on_finish_handler(const void *arg)
29877c27753SZelalem Aweke {
29977c27753SZelalem Aweke 	int32_t rc;
30077c27753SZelalem Aweke 	uint32_t linear_id = plat_my_core_pos();
30177c27753SZelalem Aweke 	rmmd_rmm_context_t *ctx = &rmm_context[linear_id];
30277c27753SZelalem Aweke 
30377c27753SZelalem Aweke 	ctx->state = RMM_STATE_RESET;
30477c27753SZelalem Aweke 
30577c27753SZelalem Aweke 	/* Initialise RMM context with this entry point information */
30677c27753SZelalem Aweke 	cm_setup_context(&ctx->cpu_ctx, rmm_ep_info);
30777c27753SZelalem Aweke 
308*a4cc85c1SSubhasish Ghosh 	/* Enable architecture extensions */
309*a4cc85c1SSubhasish Ghosh 	manage_extensions_realm(&ctx->cpu_ctx);
310*a4cc85c1SSubhasish Ghosh 
31177c27753SZelalem Aweke 	/* Initialize RMM EL2 context. */
31277c27753SZelalem Aweke 	rmm_el2_context_init(&ctx->cpu_ctx.el2_sysregs_ctx);
31377c27753SZelalem Aweke 
31477c27753SZelalem Aweke 	rc = rmmd_rmm_sync_entry(ctx);
31577c27753SZelalem Aweke 	if (rc != 0) {
31677c27753SZelalem Aweke 		ERROR("RMM initialisation failed (%d) on CPU%d\n", rc,
31777c27753SZelalem Aweke 		      linear_id);
31877c27753SZelalem Aweke 		panic();
31977c27753SZelalem Aweke 	}
32077c27753SZelalem Aweke 
32177c27753SZelalem Aweke 	ctx->state = RMM_STATE_IDLE;
32277c27753SZelalem Aweke 	return NULL;
32377c27753SZelalem Aweke }
32477c27753SZelalem Aweke 
32577c27753SZelalem Aweke /* Subscribe to PSCI CPU on to initialize RMM on secondary */
32677c27753SZelalem Aweke SUBSCRIBE_TO_EVENT(psci_cpu_on_finish, rmmd_cpu_on_finish_handler);
32777c27753SZelalem Aweke 
32877c27753SZelalem Aweke static int gtsi_transition_granule(uint64_t pa,
32977c27753SZelalem Aweke 					unsigned int src_sec_state,
33077c27753SZelalem Aweke 					unsigned int target_pas)
33177c27753SZelalem Aweke {
33277c27753SZelalem Aweke 	int ret;
33377c27753SZelalem Aweke 
334f19dc624Sjohpow01 	ret = gpt_transition_pas(pa, PAGE_SIZE_4KB, src_sec_state, target_pas);
33577c27753SZelalem Aweke 
33677c27753SZelalem Aweke 	/* Convert TF-A error codes into GTSI error codes */
33777c27753SZelalem Aweke 	if (ret == -EINVAL) {
338f19dc624Sjohpow01 		ERROR("[GTSI] Transition failed: invalid %s\n", "address");
3392461bd3aSManish Pandey 		ERROR("       PA: 0x%" PRIx64 ", SRC: %d, PAS: %d\n", pa,
340f19dc624Sjohpow01 		      src_sec_state, target_pas);
34177c27753SZelalem Aweke 		ret = GRAN_TRANS_RET_BAD_ADDR;
34277c27753SZelalem Aweke 	} else if (ret == -EPERM) {
343f19dc624Sjohpow01 		ERROR("[GTSI] Transition failed: invalid %s\n", "caller/PAS");
3442461bd3aSManish Pandey 		ERROR("       PA: 0x%" PRIx64 ", SRC: %d, PAS: %d\n", pa,
345f19dc624Sjohpow01 		      src_sec_state, target_pas);
34677c27753SZelalem Aweke 		ret = GRAN_TRANS_RET_BAD_PAS;
34777c27753SZelalem Aweke 	}
34877c27753SZelalem Aweke 
34977c27753SZelalem Aweke 	return ret;
35077c27753SZelalem Aweke }
35177c27753SZelalem Aweke 
35277c27753SZelalem Aweke /*******************************************************************************
35377c27753SZelalem Aweke  * This function handles all SMCs in the range reserved for GTF.
35477c27753SZelalem Aweke  ******************************************************************************/
35577c27753SZelalem Aweke uint64_t rmmd_gtsi_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2,
35677c27753SZelalem Aweke 				uint64_t x3, uint64_t x4, void *cookie,
35777c27753SZelalem Aweke 				void *handle, uint64_t flags)
35877c27753SZelalem Aweke {
35977c27753SZelalem Aweke 	uint32_t src_sec_state;
36077c27753SZelalem Aweke 
36177c27753SZelalem Aweke 	/* Determine which security state this SMC originated from */
36277c27753SZelalem Aweke 	src_sec_state = caller_sec_state(flags);
36377c27753SZelalem Aweke 
36477c27753SZelalem Aweke 	if (src_sec_state != SMC_FROM_REALM) {
36577c27753SZelalem Aweke 		WARN("RMM: GTF call originated from secure or normal world\n");
36677c27753SZelalem Aweke 		SMC_RET1(handle, SMC_UNK);
36777c27753SZelalem Aweke 	}
36877c27753SZelalem Aweke 
36977c27753SZelalem Aweke 	switch (smc_fid) {
37077c27753SZelalem Aweke 	case SMC_ASC_MARK_REALM:
37177c27753SZelalem Aweke 		SMC_RET1(handle, gtsi_transition_granule(x1, SMC_FROM_REALM,
372f19dc624Sjohpow01 								GPT_GPI_REALM));
37377c27753SZelalem Aweke 	case SMC_ASC_MARK_NONSECURE:
37477c27753SZelalem Aweke 		SMC_RET1(handle, gtsi_transition_granule(x1, SMC_FROM_REALM,
375f19dc624Sjohpow01 								GPT_GPI_NS));
37677c27753SZelalem Aweke 	default:
37777c27753SZelalem Aweke 		WARN("RMM: Unsupported GTF call 0x%08x\n", smc_fid);
37877c27753SZelalem Aweke 		SMC_RET1(handle, SMC_UNK);
37977c27753SZelalem Aweke 	}
38077c27753SZelalem Aweke }
381