177c27753SZelalem Aweke /* 2e58daa66SJayanth Dodderi Chidanand * Copyright (c) 2021-2024, Arm Limited and Contributors. All rights reserved. 377c27753SZelalem Aweke * 477c27753SZelalem Aweke * SPDX-License-Identifier: BSD-3-Clause 577c27753SZelalem Aweke */ 677c27753SZelalem Aweke 777c27753SZelalem Aweke #include <assert.h> 877c27753SZelalem Aweke #include <errno.h> 92461bd3aSManish Pandey #include <inttypes.h> 102461bd3aSManish Pandey #include <stdint.h> 1177c27753SZelalem Aweke #include <string.h> 1277c27753SZelalem Aweke 1377c27753SZelalem Aweke #include <arch_helpers.h> 1477c27753SZelalem Aweke #include <arch_features.h> 1577c27753SZelalem Aweke #include <bl31/bl31.h> 1677c27753SZelalem Aweke #include <common/debug.h> 1777c27753SZelalem Aweke #include <common/runtime_svc.h> 1877c27753SZelalem Aweke #include <context.h> 1977c27753SZelalem Aweke #include <lib/el3_runtime/context_mgmt.h> 20461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h> 2177c27753SZelalem Aweke #include <lib/el3_runtime/pubsub.h> 22c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h> 23c73686a1SBoyan Karatotev #include <lib/extensions/sys_reg_trace.h> 24f19dc624Sjohpow01 #include <lib/gpt_rme/gpt_rme.h> 2577c27753SZelalem Aweke 2677c27753SZelalem Aweke #include <lib/spinlock.h> 2777c27753SZelalem Aweke #include <lib/utils.h> 2877c27753SZelalem Aweke #include <lib/xlat_tables/xlat_tables_v2.h> 2977c27753SZelalem Aweke #include <plat/common/common_def.h> 3077c27753SZelalem Aweke #include <plat/common/platform.h> 3177c27753SZelalem Aweke #include <platform_def.h> 3277c27753SZelalem Aweke #include <services/rmmd_svc.h> 3377c27753SZelalem Aweke #include <smccc_helpers.h> 34f92eb7e2SArunachalam Ganapathy #include <lib/extensions/sme.h> 35a4cc85c1SSubhasish Ghosh #include <lib/extensions/sve.h> 36*79c0c7faSBoyan Karatotev #include <lib/extensions/spe.h> 37*79c0c7faSBoyan Karatotev #include <lib/extensions/trbe.h> 3877c27753SZelalem Aweke #include "rmmd_initial_context.h" 3977c27753SZelalem Aweke #include "rmmd_private.h" 4077c27753SZelalem Aweke 4177c27753SZelalem Aweke /******************************************************************************* 428c980a4aSJavier Almansa Sobrino * RMM boot failure flag 438c980a4aSJavier Almansa Sobrino ******************************************************************************/ 448c980a4aSJavier Almansa Sobrino static bool rmm_boot_failed; 458c980a4aSJavier Almansa Sobrino 468c980a4aSJavier Almansa Sobrino /******************************************************************************* 4777c27753SZelalem Aweke * RMM context information. 4877c27753SZelalem Aweke ******************************************************************************/ 4977c27753SZelalem Aweke rmmd_rmm_context_t rmm_context[PLATFORM_CORE_COUNT]; 5077c27753SZelalem Aweke 5177c27753SZelalem Aweke /******************************************************************************* 5277c27753SZelalem Aweke * RMM entry point information. Discovered on the primary core and reused 5377c27753SZelalem Aweke * on secondary cores. 5477c27753SZelalem Aweke ******************************************************************************/ 5577c27753SZelalem Aweke static entry_point_info_t *rmm_ep_info; 5677c27753SZelalem Aweke 5777c27753SZelalem Aweke /******************************************************************************* 5877c27753SZelalem Aweke * Static function declaration. 5977c27753SZelalem Aweke ******************************************************************************/ 6077c27753SZelalem Aweke static int32_t rmm_init(void); 6177c27753SZelalem Aweke 6277c27753SZelalem Aweke /******************************************************************************* 6377c27753SZelalem Aweke * This function takes an RMM context pointer and performs a synchronous entry 6477c27753SZelalem Aweke * into it. 6577c27753SZelalem Aweke ******************************************************************************/ 6677c27753SZelalem Aweke uint64_t rmmd_rmm_sync_entry(rmmd_rmm_context_t *rmm_ctx) 6777c27753SZelalem Aweke { 6877c27753SZelalem Aweke uint64_t rc; 6977c27753SZelalem Aweke 7077c27753SZelalem Aweke assert(rmm_ctx != NULL); 7177c27753SZelalem Aweke 7277c27753SZelalem Aweke cm_set_context(&(rmm_ctx->cpu_ctx), REALM); 7377c27753SZelalem Aweke 7477c27753SZelalem Aweke /* Restore the realm context assigned above */ 7577c27753SZelalem Aweke cm_el2_sysregs_context_restore(REALM); 7677c27753SZelalem Aweke cm_set_next_eret_context(REALM); 7777c27753SZelalem Aweke 7877c27753SZelalem Aweke /* Enter RMM */ 7977c27753SZelalem Aweke rc = rmmd_rmm_enter(&rmm_ctx->c_rt_ctx); 8077c27753SZelalem Aweke 818b95e848SZelalem Aweke /* 82e58daa66SJayanth Dodderi Chidanand * Save realm context. EL2 Non-secure context will be restored 83e58daa66SJayanth Dodderi Chidanand * before exiting Non-secure world, therefore there is no need 84e58daa66SJayanth Dodderi Chidanand * to clear EL2 context registers. 858b95e848SZelalem Aweke */ 8677c27753SZelalem Aweke cm_el2_sysregs_context_save(REALM); 8777c27753SZelalem Aweke 8877c27753SZelalem Aweke return rc; 8977c27753SZelalem Aweke } 9077c27753SZelalem Aweke 9177c27753SZelalem Aweke /******************************************************************************* 9277c27753SZelalem Aweke * This function returns to the place where rmmd_rmm_sync_entry() was 9377c27753SZelalem Aweke * called originally. 9477c27753SZelalem Aweke ******************************************************************************/ 9577c27753SZelalem Aweke __dead2 void rmmd_rmm_sync_exit(uint64_t rc) 9677c27753SZelalem Aweke { 9777c27753SZelalem Aweke rmmd_rmm_context_t *ctx = &rmm_context[plat_my_core_pos()]; 9877c27753SZelalem Aweke 9977c27753SZelalem Aweke /* Get context of the RMM in use by this CPU. */ 10077c27753SZelalem Aweke assert(cm_get_context(REALM) == &(ctx->cpu_ctx)); 10177c27753SZelalem Aweke 10277c27753SZelalem Aweke /* 10377c27753SZelalem Aweke * The RMMD must have initiated the original request through a 10477c27753SZelalem Aweke * synchronous entry into RMM. Jump back to the original C runtime 10577c27753SZelalem Aweke * context with the value of rc in x0; 10677c27753SZelalem Aweke */ 10777c27753SZelalem Aweke rmmd_rmm_exit(ctx->c_rt_ctx, rc); 10877c27753SZelalem Aweke 10977c27753SZelalem Aweke panic(); 11077c27753SZelalem Aweke } 11177c27753SZelalem Aweke 11277c27753SZelalem Aweke static void rmm_el2_context_init(el2_sysregs_t *regs) 11377c27753SZelalem Aweke { 114d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(regs, spsr_el2, REALM_SPSR_EL2); 115d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(regs, sctlr_el2, SCTLR_EL2_RES1); 11677c27753SZelalem Aweke } 11777c27753SZelalem Aweke 11877c27753SZelalem Aweke /******************************************************************************* 119a4cc85c1SSubhasish Ghosh * Enable architecture extensions on first entry to Realm world. 120a4cc85c1SSubhasish Ghosh ******************************************************************************/ 121461c0a5dSElizabeth Ho 122a4cc85c1SSubhasish Ghosh static void manage_extensions_realm(cpu_context_t *ctx) 123a4cc85c1SSubhasish Ghosh { 124c73686a1SBoyan Karatotev pmuv3_enable(ctx); 125f92eb7e2SArunachalam Ganapathy 126f92eb7e2SArunachalam Ganapathy /* 127c0e16d30SArunachalam Ganapathy * Enable access to TPIDR2_EL0 if SME/SME2 is enabled for Non Secure world. 128f92eb7e2SArunachalam Ganapathy */ 129f92eb7e2SArunachalam Ganapathy if (is_feat_sme_supported()) { 130f92eb7e2SArunachalam Ganapathy sme_enable(ctx); 131f92eb7e2SArunachalam Ganapathy } 132*79c0c7faSBoyan Karatotev 133*79c0c7faSBoyan Karatotev /* 134*79c0c7faSBoyan Karatotev * SPE and TRBE cannot be fully disabled from EL3 registers alone, only 135*79c0c7faSBoyan Karatotev * sysreg access can. In case the EL1 controls leave them active on 136*79c0c7faSBoyan Karatotev * context switch, we want the owning security state to be NS so Realm 137*79c0c7faSBoyan Karatotev * can't be DOSed. 138*79c0c7faSBoyan Karatotev */ 139*79c0c7faSBoyan Karatotev if (is_feat_spe_supported()) { 140*79c0c7faSBoyan Karatotev spe_disable(ctx); 141*79c0c7faSBoyan Karatotev } 142*79c0c7faSBoyan Karatotev 143*79c0c7faSBoyan Karatotev if (is_feat_trbe_supported()) { 144*79c0c7faSBoyan Karatotev trbe_disable(ctx); 145*79c0c7faSBoyan Karatotev } 146a4cc85c1SSubhasish Ghosh } 147a4cc85c1SSubhasish Ghosh 148461c0a5dSElizabeth Ho static void manage_extensions_realm_per_world(void) 149461c0a5dSElizabeth Ho { 1504087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_REALM]); 1514087ed6cSJayanth Dodderi Chidanand 152461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 153461c0a5dSElizabeth Ho /* 154461c0a5dSElizabeth Ho * Enable SVE and FPU in realm context when it is enabled for NS. 155461c0a5dSElizabeth Ho * Realm manager must ensure that the SVE and FPU register 156461c0a5dSElizabeth Ho * contexts are properly managed. 157461c0a5dSElizabeth Ho */ 158461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 159461c0a5dSElizabeth Ho } 160461c0a5dSElizabeth Ho 161461c0a5dSElizabeth Ho /* NS can access this but Realm shouldn't */ 162461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 163461c0a5dSElizabeth Ho sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 164461c0a5dSElizabeth Ho } 165461c0a5dSElizabeth Ho 166c0e16d30SArunachalam Ganapathy /* 167c0e16d30SArunachalam Ganapathy * If SME/SME2 is supported and enabled for NS world, then disable trapping 168c0e16d30SArunachalam Ganapathy * of SME instructions for Realm world. RMM will save/restore required 169c0e16d30SArunachalam Ganapathy * registers that are shared with SVE/FPU so that Realm can use FPU or SVE. 170c0e16d30SArunachalam Ganapathy */ 171c0e16d30SArunachalam Ganapathy if (is_feat_sme_supported()) { 172c0e16d30SArunachalam Ganapathy sme_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 173461c0a5dSElizabeth Ho } 174c0e16d30SArunachalam Ganapathy } 175461c0a5dSElizabeth Ho 176a4cc85c1SSubhasish Ghosh /******************************************************************************* 17777c27753SZelalem Aweke * Jump to the RMM for the first time. 17877c27753SZelalem Aweke ******************************************************************************/ 17977c27753SZelalem Aweke static int32_t rmm_init(void) 18077c27753SZelalem Aweke { 1818c980a4aSJavier Almansa Sobrino long rc; 18277c27753SZelalem Aweke rmmd_rmm_context_t *ctx = &rmm_context[plat_my_core_pos()]; 18377c27753SZelalem Aweke 18477c27753SZelalem Aweke INFO("RMM init start.\n"); 18577c27753SZelalem Aweke 186a4cc85c1SSubhasish Ghosh /* Enable architecture extensions */ 187a4cc85c1SSubhasish Ghosh manage_extensions_realm(&ctx->cpu_ctx); 188a4cc85c1SSubhasish Ghosh 189461c0a5dSElizabeth Ho manage_extensions_realm_per_world(); 190461c0a5dSElizabeth Ho 19177c27753SZelalem Aweke /* Initialize RMM EL2 context. */ 19277c27753SZelalem Aweke rmm_el2_context_init(&ctx->cpu_ctx.el2_sysregs_ctx); 19377c27753SZelalem Aweke 19477c27753SZelalem Aweke rc = rmmd_rmm_sync_entry(ctx); 1958c980a4aSJavier Almansa Sobrino if (rc != E_RMM_BOOT_SUCCESS) { 1968c980a4aSJavier Almansa Sobrino ERROR("RMM init failed: %ld\n", rc); 1978c980a4aSJavier Almansa Sobrino /* Mark the boot as failed for all the CPUs */ 1988c980a4aSJavier Almansa Sobrino rmm_boot_failed = true; 1998c980a4aSJavier Almansa Sobrino return 0; 20077c27753SZelalem Aweke } 20177c27753SZelalem Aweke 20277c27753SZelalem Aweke INFO("RMM init end.\n"); 20377c27753SZelalem Aweke 20477c27753SZelalem Aweke return 1; 20577c27753SZelalem Aweke } 20677c27753SZelalem Aweke 20777c27753SZelalem Aweke /******************************************************************************* 20877c27753SZelalem Aweke * Load and read RMM manifest, setup RMM. 20977c27753SZelalem Aweke ******************************************************************************/ 21077c27753SZelalem Aweke int rmmd_setup(void) 21177c27753SZelalem Aweke { 212dc65ae46SJavier Almansa Sobrino size_t shared_buf_size __unused; 213dc65ae46SJavier Almansa Sobrino uintptr_t shared_buf_base; 21477c27753SZelalem Aweke uint32_t ep_attr; 21577c27753SZelalem Aweke unsigned int linear_id = plat_my_core_pos(); 21677c27753SZelalem Aweke rmmd_rmm_context_t *rmm_ctx = &rmm_context[linear_id]; 217a97bfa5fSAlexeiFedorov struct rmm_manifest *manifest; 2181d0ca40eSJavier Almansa Sobrino int rc; 21977c27753SZelalem Aweke 22077c27753SZelalem Aweke /* Make sure RME is supported. */ 221eacbef4cSVarun Wadekar if (is_feat_rme_present() == 0U) { 222eacbef4cSVarun Wadekar /* Mark the RMM boot as failed for all the CPUs */ 223eacbef4cSVarun Wadekar rmm_boot_failed = true; 224eacbef4cSVarun Wadekar return -ENOTSUP; 225eacbef4cSVarun Wadekar } 22677c27753SZelalem Aweke 22777c27753SZelalem Aweke rmm_ep_info = bl31_plat_get_next_image_ep_info(REALM); 2288cb9c635SVarun Wadekar if ((rmm_ep_info == NULL) || (rmm_ep_info->pc == 0)) { 22977c27753SZelalem Aweke WARN("No RMM image provided by BL2 boot loader, Booting " 23077c27753SZelalem Aweke "device without RMM initialization. SMCs destined for " 23177c27753SZelalem Aweke "RMM will return SMC_UNK\n"); 232eacbef4cSVarun Wadekar 233adcd74caSVarun Wadekar /* Mark the boot as failed for all the CPUs */ 234adcd74caSVarun Wadekar rmm_boot_failed = true; 23577c27753SZelalem Aweke return -ENOENT; 23677c27753SZelalem Aweke } 23777c27753SZelalem Aweke 23877c27753SZelalem Aweke /* Initialise an entrypoint to set up the CPU context */ 23977c27753SZelalem Aweke ep_attr = EP_REALM; 24077c27753SZelalem Aweke if ((read_sctlr_el3() & SCTLR_EE_BIT) != 0U) { 24177c27753SZelalem Aweke ep_attr |= EP_EE_BIG; 24277c27753SZelalem Aweke } 24377c27753SZelalem Aweke 24477c27753SZelalem Aweke SET_PARAM_HEAD(rmm_ep_info, PARAM_EP, VERSION_1, ep_attr); 24577c27753SZelalem Aweke rmm_ep_info->spsr = SPSR_64(MODE_EL2, 24677c27753SZelalem Aweke MODE_SP_ELX, 24777c27753SZelalem Aweke DISABLE_ALL_EXCEPTIONS); 24877c27753SZelalem Aweke 2498c980a4aSJavier Almansa Sobrino shared_buf_size = 2508c980a4aSJavier Almansa Sobrino plat_rmmd_get_el3_rmm_shared_mem(&shared_buf_base); 2518c980a4aSJavier Almansa Sobrino 2528c980a4aSJavier Almansa Sobrino assert((shared_buf_size == SZ_4K) && 2538c980a4aSJavier Almansa Sobrino ((void *)shared_buf_base != NULL)); 2548c980a4aSJavier Almansa Sobrino 25532904472SSoby Mathew /* Zero out and load the boot manifest at the beginning of the share area */ 256a97bfa5fSAlexeiFedorov manifest = (struct rmm_manifest *)shared_buf_base; 25783a4e8e0SHarry Moulton (void)memset((void *)manifest, 0, sizeof(struct rmm_manifest)); 25832904472SSoby Mathew 2591d0ca40eSJavier Almansa Sobrino rc = plat_rmmd_load_manifest(manifest); 2601d0ca40eSJavier Almansa Sobrino if (rc != 0) { 2611d0ca40eSJavier Almansa Sobrino ERROR("Error loading RMM Boot Manifest (%i)\n", rc); 2620c707813SVarun Wadekar /* Mark the boot as failed for all the CPUs */ 2630c707813SVarun Wadekar rmm_boot_failed = true; 2641d0ca40eSJavier Almansa Sobrino return rc; 2651d0ca40eSJavier Almansa Sobrino } 2661d0ca40eSJavier Almansa Sobrino flush_dcache_range((uintptr_t)shared_buf_base, shared_buf_size); 2671d0ca40eSJavier Almansa Sobrino 2688c980a4aSJavier Almansa Sobrino /* 2698c980a4aSJavier Almansa Sobrino * Prepare coldboot arguments for RMM: 2708c980a4aSJavier Almansa Sobrino * arg0: This CPUID (primary processor). 2718c980a4aSJavier Almansa Sobrino * arg1: Version for this Boot Interface. 2728c980a4aSJavier Almansa Sobrino * arg2: PLATFORM_CORE_COUNT. 2738c980a4aSJavier Almansa Sobrino * arg3: Base address for the EL3 <-> RMM shared area. The boot 2748c980a4aSJavier Almansa Sobrino * manifest will be stored at the beginning of this area. 2758c980a4aSJavier Almansa Sobrino */ 2768c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg0 = linear_id; 2778c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg1 = RMM_EL3_INTERFACE_VERSION; 2788c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg2 = PLATFORM_CORE_COUNT; 2798c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg3 = shared_buf_base; 2808c980a4aSJavier Almansa Sobrino 28177c27753SZelalem Aweke /* Initialise RMM context with this entry point information */ 28277c27753SZelalem Aweke cm_setup_context(&rmm_ctx->cpu_ctx, rmm_ep_info); 28377c27753SZelalem Aweke 28477c27753SZelalem Aweke INFO("RMM setup done.\n"); 28577c27753SZelalem Aweke 28677c27753SZelalem Aweke /* Register init function for deferred init. */ 28777c27753SZelalem Aweke bl31_register_rmm_init(&rmm_init); 28877c27753SZelalem Aweke 28977c27753SZelalem Aweke return 0; 29077c27753SZelalem Aweke } 29177c27753SZelalem Aweke 29277c27753SZelalem Aweke /******************************************************************************* 29377c27753SZelalem Aweke * Forward SMC to the other security state 29477c27753SZelalem Aweke ******************************************************************************/ 29511578303SSoby Mathew static uint64_t rmmd_smc_forward(uint32_t src_sec_state, 29611578303SSoby Mathew uint32_t dst_sec_state, uint64_t x0, 29711578303SSoby Mathew uint64_t x1, uint64_t x2, uint64_t x3, 29811578303SSoby Mathew uint64_t x4, void *handle) 29977c27753SZelalem Aweke { 3008e51cccaSAlexeiFedorov cpu_context_t *ctx = cm_get_context(dst_sec_state); 3018e51cccaSAlexeiFedorov 30277c27753SZelalem Aweke /* Save incoming security state */ 30377c27753SZelalem Aweke cm_el2_sysregs_context_save(src_sec_state); 30477c27753SZelalem Aweke 30577c27753SZelalem Aweke /* Restore outgoing security state */ 30677c27753SZelalem Aweke cm_el2_sysregs_context_restore(dst_sec_state); 30777c27753SZelalem Aweke cm_set_next_eret_context(dst_sec_state); 30877c27753SZelalem Aweke 30911578303SSoby Mathew /* 3108e51cccaSAlexeiFedorov * As per SMCCCv1.2, we need to preserve x4 to x7 unless 31111578303SSoby Mathew * being used as return args. Hence we differentiate the 31211578303SSoby Mathew * onward and backward path. Support upto 8 args in the 31311578303SSoby Mathew * onward path and 4 args in return path. 3148e51cccaSAlexeiFedorov * Register x4 will be preserved by RMM in case it is not 3158e51cccaSAlexeiFedorov * used in return path. 31611578303SSoby Mathew */ 31711578303SSoby Mathew if (src_sec_state == NON_SECURE) { 3188e51cccaSAlexeiFedorov SMC_RET8(ctx, x0, x1, x2, x3, x4, 31977c27753SZelalem Aweke SMC_GET_GP(handle, CTX_GPREG_X5), 32077c27753SZelalem Aweke SMC_GET_GP(handle, CTX_GPREG_X6), 32177c27753SZelalem Aweke SMC_GET_GP(handle, CTX_GPREG_X7)); 32211578303SSoby Mathew } 3238e51cccaSAlexeiFedorov 3248e51cccaSAlexeiFedorov SMC_RET5(ctx, x0, x1, x2, x3, x4); 32577c27753SZelalem Aweke } 32677c27753SZelalem Aweke 32777c27753SZelalem Aweke /******************************************************************************* 32877c27753SZelalem Aweke * This function handles all SMCs in the range reserved for RMI. Each call is 32977c27753SZelalem Aweke * either forwarded to the other security state or handled by the RMM dispatcher 33077c27753SZelalem Aweke ******************************************************************************/ 33177c27753SZelalem Aweke uint64_t rmmd_rmi_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, 33277c27753SZelalem Aweke uint64_t x3, uint64_t x4, void *cookie, 33377c27753SZelalem Aweke void *handle, uint64_t flags) 33477c27753SZelalem Aweke { 33577c27753SZelalem Aweke uint32_t src_sec_state; 33677c27753SZelalem Aweke 3378c980a4aSJavier Almansa Sobrino /* If RMM failed to boot, treat any RMI SMC as unknown */ 3388c980a4aSJavier Almansa Sobrino if (rmm_boot_failed) { 3398c980a4aSJavier Almansa Sobrino WARN("RMMD: Failed to boot up RMM. Ignoring RMI call\n"); 3408c980a4aSJavier Almansa Sobrino SMC_RET1(handle, SMC_UNK); 3418c980a4aSJavier Almansa Sobrino } 3428c980a4aSJavier Almansa Sobrino 34377c27753SZelalem Aweke /* Determine which security state this SMC originated from */ 34477c27753SZelalem Aweke src_sec_state = caller_sec_state(flags); 34577c27753SZelalem Aweke 34677c27753SZelalem Aweke /* RMI must not be invoked by the Secure world */ 34777c27753SZelalem Aweke if (src_sec_state == SMC_FROM_SECURE) { 348319fb084SSoby Mathew WARN("RMMD: RMI invoked by secure world.\n"); 34977c27753SZelalem Aweke SMC_RET1(handle, SMC_UNK); 35077c27753SZelalem Aweke } 35177c27753SZelalem Aweke 35277c27753SZelalem Aweke /* 35377c27753SZelalem Aweke * Forward an RMI call from the Normal world to the Realm world as it 35477c27753SZelalem Aweke * is. 35577c27753SZelalem Aweke */ 35677c27753SZelalem Aweke if (src_sec_state == SMC_FROM_NON_SECURE) { 35767889630SArunachalam Ganapathy /* 35867889630SArunachalam Ganapathy * If SVE hint bit is set in the flags then update the SMC 35967889630SArunachalam Ganapathy * function id and pass it on to the lower EL. 36067889630SArunachalam Ganapathy */ 36167889630SArunachalam Ganapathy if (is_sve_hint_set(flags)) { 36267889630SArunachalam Ganapathy smc_fid |= (FUNCID_SVE_HINT_MASK << 36367889630SArunachalam Ganapathy FUNCID_SVE_HINT_SHIFT); 36467889630SArunachalam Ganapathy } 365319fb084SSoby Mathew VERBOSE("RMMD: RMI call from non-secure world.\n"); 36611578303SSoby Mathew return rmmd_smc_forward(NON_SECURE, REALM, smc_fid, 36777c27753SZelalem Aweke x1, x2, x3, x4, handle); 36877c27753SZelalem Aweke } 36977c27753SZelalem Aweke 370319fb084SSoby Mathew if (src_sec_state != SMC_FROM_REALM) { 371319fb084SSoby Mathew SMC_RET1(handle, SMC_UNK); 372319fb084SSoby Mathew } 37377c27753SZelalem Aweke 37477c27753SZelalem Aweke switch (smc_fid) { 3758e51cccaSAlexeiFedorov case RMM_RMI_REQ_COMPLETE: { 3768e51cccaSAlexeiFedorov uint64_t x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 37777c27753SZelalem Aweke 3788e51cccaSAlexeiFedorov return rmmd_smc_forward(REALM, NON_SECURE, x1, 3798e51cccaSAlexeiFedorov x2, x3, x4, x5, handle); 3808e51cccaSAlexeiFedorov } 38177c27753SZelalem Aweke default: 382319fb084SSoby Mathew WARN("RMMD: Unsupported RMM call 0x%08x\n", smc_fid); 38377c27753SZelalem Aweke SMC_RET1(handle, SMC_UNK); 38477c27753SZelalem Aweke } 38577c27753SZelalem Aweke } 38677c27753SZelalem Aweke 38777c27753SZelalem Aweke /******************************************************************************* 38877c27753SZelalem Aweke * This cpu has been turned on. Enter RMM to initialise R-EL2. Entry into RMM 38977c27753SZelalem Aweke * is done after initialising minimal architectural state that guarantees safe 39077c27753SZelalem Aweke * execution. 39177c27753SZelalem Aweke ******************************************************************************/ 39277c27753SZelalem Aweke static void *rmmd_cpu_on_finish_handler(const void *arg) 39377c27753SZelalem Aweke { 3948c980a4aSJavier Almansa Sobrino long rc; 39577c27753SZelalem Aweke uint32_t linear_id = plat_my_core_pos(); 39677c27753SZelalem Aweke rmmd_rmm_context_t *ctx = &rmm_context[linear_id]; 39777c27753SZelalem Aweke 3988c980a4aSJavier Almansa Sobrino if (rmm_boot_failed) { 3998c980a4aSJavier Almansa Sobrino /* RMM Boot failed on a previous CPU. Abort. */ 4008c980a4aSJavier Almansa Sobrino ERROR("RMM Failed to initialize. Ignoring for CPU%d\n", 4018c980a4aSJavier Almansa Sobrino linear_id); 4028c980a4aSJavier Almansa Sobrino return NULL; 4038c980a4aSJavier Almansa Sobrino } 4048c980a4aSJavier Almansa Sobrino 4058c980a4aSJavier Almansa Sobrino /* 4068c980a4aSJavier Almansa Sobrino * Prepare warmboot arguments for RMM: 4078c980a4aSJavier Almansa Sobrino * arg0: This CPUID. 4088c980a4aSJavier Almansa Sobrino * arg1 to arg3: Not used. 4098c980a4aSJavier Almansa Sobrino */ 4108c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg0 = linear_id; 4118c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg1 = 0ULL; 4128c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg2 = 0ULL; 4138c980a4aSJavier Almansa Sobrino rmm_ep_info->args.arg3 = 0ULL; 41477c27753SZelalem Aweke 41577c27753SZelalem Aweke /* Initialise RMM context with this entry point information */ 41677c27753SZelalem Aweke cm_setup_context(&ctx->cpu_ctx, rmm_ep_info); 41777c27753SZelalem Aweke 418a4cc85c1SSubhasish Ghosh /* Enable architecture extensions */ 419a4cc85c1SSubhasish Ghosh manage_extensions_realm(&ctx->cpu_ctx); 420a4cc85c1SSubhasish Ghosh 42177c27753SZelalem Aweke /* Initialize RMM EL2 context. */ 42277c27753SZelalem Aweke rmm_el2_context_init(&ctx->cpu_ctx.el2_sysregs_ctx); 42377c27753SZelalem Aweke 42477c27753SZelalem Aweke rc = rmmd_rmm_sync_entry(ctx); 4258c980a4aSJavier Almansa Sobrino 4268c980a4aSJavier Almansa Sobrino if (rc != E_RMM_BOOT_SUCCESS) { 4278c980a4aSJavier Almansa Sobrino ERROR("RMM init failed on CPU%d: %ld\n", linear_id, rc); 4288c980a4aSJavier Almansa Sobrino /* Mark the boot as failed for any other booting CPU */ 4298c980a4aSJavier Almansa Sobrino rmm_boot_failed = true; 43077c27753SZelalem Aweke } 43177c27753SZelalem Aweke 43277c27753SZelalem Aweke return NULL; 43377c27753SZelalem Aweke } 43477c27753SZelalem Aweke 43577c27753SZelalem Aweke /* Subscribe to PSCI CPU on to initialize RMM on secondary */ 43677c27753SZelalem Aweke SUBSCRIBE_TO_EVENT(psci_cpu_on_finish, rmmd_cpu_on_finish_handler); 43777c27753SZelalem Aweke 438319fb084SSoby Mathew /* Convert GPT lib error to RMMD GTS error */ 439319fb084SSoby Mathew static int gpt_to_gts_error(int error, uint32_t smc_fid, uint64_t address) 440319fb084SSoby Mathew { 441319fb084SSoby Mathew int ret; 442319fb084SSoby Mathew 443319fb084SSoby Mathew if (error == 0) { 444dc65ae46SJavier Almansa Sobrino return E_RMM_OK; 445319fb084SSoby Mathew } 446319fb084SSoby Mathew 447319fb084SSoby Mathew if (error == -EINVAL) { 448dc65ae46SJavier Almansa Sobrino ret = E_RMM_BAD_ADDR; 449319fb084SSoby Mathew } else { 450319fb084SSoby Mathew /* This is the only other error code we expect */ 451319fb084SSoby Mathew assert(error == -EPERM); 452dc65ae46SJavier Almansa Sobrino ret = E_RMM_BAD_PAS; 453319fb084SSoby Mathew } 454319fb084SSoby Mathew 455319fb084SSoby Mathew ERROR("RMMD: PAS Transition failed. GPT ret = %d, PA: 0x%"PRIx64 ", FID = 0x%x\n", 456319fb084SSoby Mathew error, address, smc_fid); 457319fb084SSoby Mathew return ret; 458319fb084SSoby Mathew } 459319fb084SSoby Mathew 4606a88ec8bSRaghu Krishnamurthy static int rmm_el3_ifc_get_feat_register(uint64_t feat_reg_idx, 4616a88ec8bSRaghu Krishnamurthy uint64_t *feat_reg) 4626a88ec8bSRaghu Krishnamurthy { 4636a88ec8bSRaghu Krishnamurthy if (feat_reg_idx != RMM_EL3_FEAT_REG_0_IDX) { 4646a88ec8bSRaghu Krishnamurthy ERROR("RMMD: Failed to get feature register %ld\n", feat_reg_idx); 4656a88ec8bSRaghu Krishnamurthy return E_RMM_INVAL; 4666a88ec8bSRaghu Krishnamurthy } 4676a88ec8bSRaghu Krishnamurthy 4686a88ec8bSRaghu Krishnamurthy *feat_reg = 0UL; 4696a88ec8bSRaghu Krishnamurthy #if RMMD_ENABLE_EL3_TOKEN_SIGN 4706a88ec8bSRaghu Krishnamurthy *feat_reg |= RMM_EL3_FEAT_REG_0_EL3_TOKEN_SIGN_MASK; 4716a88ec8bSRaghu Krishnamurthy #endif 4726a88ec8bSRaghu Krishnamurthy return E_RMM_OK; 4736a88ec8bSRaghu Krishnamurthy } 4746a88ec8bSRaghu Krishnamurthy 47577c27753SZelalem Aweke /******************************************************************************* 476319fb084SSoby Mathew * This function handles RMM-EL3 interface SMCs 47777c27753SZelalem Aweke ******************************************************************************/ 478319fb084SSoby Mathew uint64_t rmmd_rmm_el3_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, 47977c27753SZelalem Aweke uint64_t x3, uint64_t x4, void *cookie, 48077c27753SZelalem Aweke void *handle, uint64_t flags) 48177c27753SZelalem Aweke { 4826a88ec8bSRaghu Krishnamurthy uint64_t remaining_len = 0UL; 48377c27753SZelalem Aweke uint32_t src_sec_state; 4846a00e9b0SRobert Wakim int ret; 48577c27753SZelalem Aweke 4868c980a4aSJavier Almansa Sobrino /* If RMM failed to boot, treat any RMM-EL3 interface SMC as unknown */ 4878c980a4aSJavier Almansa Sobrino if (rmm_boot_failed) { 4888c980a4aSJavier Almansa Sobrino WARN("RMMD: Failed to boot up RMM. Ignoring RMM-EL3 call\n"); 4898c980a4aSJavier Almansa Sobrino SMC_RET1(handle, SMC_UNK); 4908c980a4aSJavier Almansa Sobrino } 4918c980a4aSJavier Almansa Sobrino 49277c27753SZelalem Aweke /* Determine which security state this SMC originated from */ 49377c27753SZelalem Aweke src_sec_state = caller_sec_state(flags); 49477c27753SZelalem Aweke 49577c27753SZelalem Aweke if (src_sec_state != SMC_FROM_REALM) { 496319fb084SSoby Mathew WARN("RMMD: RMM-EL3 call originated from secure or normal world\n"); 49777c27753SZelalem Aweke SMC_RET1(handle, SMC_UNK); 49877c27753SZelalem Aweke } 49977c27753SZelalem Aweke 50077c27753SZelalem Aweke switch (smc_fid) { 501e50fedbcSJavier Almansa Sobrino case RMM_GTSI_DELEGATE: 5026a00e9b0SRobert Wakim ret = gpt_delegate_pas(x1, PAGE_SIZE_4KB, SMC_FROM_REALM); 503319fb084SSoby Mathew SMC_RET1(handle, gpt_to_gts_error(ret, smc_fid, x1)); 504e50fedbcSJavier Almansa Sobrino case RMM_GTSI_UNDELEGATE: 5056a00e9b0SRobert Wakim ret = gpt_undelegate_pas(x1, PAGE_SIZE_4KB, SMC_FROM_REALM); 506319fb084SSoby Mathew SMC_RET1(handle, gpt_to_gts_error(ret, smc_fid, x1)); 507e50fedbcSJavier Almansa Sobrino case RMM_ATTEST_GET_PLAT_TOKEN: 50842cf6026SJuan Pablo Conde ret = rmmd_attest_get_platform_token(x1, &x2, x3, &remaining_len); 50942cf6026SJuan Pablo Conde SMC_RET3(handle, ret, x2, remaining_len); 510e50fedbcSJavier Almansa Sobrino case RMM_ATTEST_GET_REALM_KEY: 511a0435105SSoby Mathew ret = rmmd_attest_get_signing_key(x1, &x2, x3); 512a0435105SSoby Mathew SMC_RET2(handle, ret, x2); 5136a88ec8bSRaghu Krishnamurthy case RMM_EL3_FEATURES: 5146a88ec8bSRaghu Krishnamurthy ret = rmm_el3_ifc_get_feat_register(x1, &x2); 5156a88ec8bSRaghu Krishnamurthy SMC_RET2(handle, ret, x2); 5166a88ec8bSRaghu Krishnamurthy #if RMMD_ENABLE_EL3_TOKEN_SIGN 5176a88ec8bSRaghu Krishnamurthy case RMM_EL3_TOKEN_SIGN: 5186a88ec8bSRaghu Krishnamurthy return rmmd_el3_token_sign(handle, x1, x2, x3, x4); 5196a88ec8bSRaghu Krishnamurthy #endif 5208c980a4aSJavier Almansa Sobrino case RMM_BOOT_COMPLETE: 5218c980a4aSJavier Almansa Sobrino VERBOSE("RMMD: running rmmd_rmm_sync_exit\n"); 5228c980a4aSJavier Almansa Sobrino rmmd_rmm_sync_exit(x1); 5238c980a4aSJavier Almansa Sobrino 52477c27753SZelalem Aweke default: 525319fb084SSoby Mathew WARN("RMMD: Unsupported RMM-EL3 call 0x%08x\n", smc_fid); 52677c27753SZelalem Aweke SMC_RET1(handle, SMC_UNK); 52777c27753SZelalem Aweke } 52877c27753SZelalem Aweke } 529