xref: /rk3399_ARM-atf/services/std_svc/rmmd/rmmd_main.c (revision 609ada9691ca3793ad7203536fb4c95088bd3026)
177c27753SZelalem Aweke /*
21975d28bSSona Mathew  * Copyright (c) 2021-2025, Arm Limited and Contributors. All rights reserved.
377c27753SZelalem Aweke  *
477c27753SZelalem Aweke  * SPDX-License-Identifier: BSD-3-Clause
577c27753SZelalem Aweke  */
677c27753SZelalem Aweke 
777c27753SZelalem Aweke #include <assert.h>
877c27753SZelalem Aweke #include <errno.h>
92461bd3aSManish Pandey #include <inttypes.h>
102461bd3aSManish Pandey #include <stdint.h>
1177c27753SZelalem Aweke #include <string.h>
1277c27753SZelalem Aweke 
1377c27753SZelalem Aweke #include <arch_helpers.h>
1477c27753SZelalem Aweke #include <arch_features.h>
1577c27753SZelalem Aweke #include <bl31/bl31.h>
1677c27753SZelalem Aweke #include <common/debug.h>
1777c27753SZelalem Aweke #include <common/runtime_svc.h>
1877c27753SZelalem Aweke #include <context.h>
1977c27753SZelalem Aweke #include <lib/el3_runtime/context_mgmt.h>
20461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
2177c27753SZelalem Aweke #include <lib/el3_runtime/pubsub.h>
22c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
23c73686a1SBoyan Karatotev #include <lib/extensions/sys_reg_trace.h>
24f19dc624Sjohpow01 #include <lib/gpt_rme/gpt_rme.h>
2577c27753SZelalem Aweke 
2677c27753SZelalem Aweke #include <lib/spinlock.h>
2777c27753SZelalem Aweke #include <lib/utils.h>
2877c27753SZelalem Aweke #include <lib/xlat_tables/xlat_tables_v2.h>
2977c27753SZelalem Aweke #include <plat/common/common_def.h>
3077c27753SZelalem Aweke #include <plat/common/platform.h>
3177c27753SZelalem Aweke #include <platform_def.h>
3277c27753SZelalem Aweke #include <services/rmmd_svc.h>
3377c27753SZelalem Aweke #include <smccc_helpers.h>
34f92eb7e2SArunachalam Ganapathy #include <lib/extensions/sme.h>
35a4cc85c1SSubhasish Ghosh #include <lib/extensions/sve.h>
3679c0c7faSBoyan Karatotev #include <lib/extensions/spe.h>
3779c0c7faSBoyan Karatotev #include <lib/extensions/trbe.h>
3877c27753SZelalem Aweke #include "rmmd_initial_context.h"
3977c27753SZelalem Aweke #include "rmmd_private.h"
4077c27753SZelalem Aweke 
4177c27753SZelalem Aweke /*******************************************************************************
428c980a4aSJavier Almansa Sobrino  * RMM boot failure flag
438c980a4aSJavier Almansa Sobrino  ******************************************************************************/
448c980a4aSJavier Almansa Sobrino static bool rmm_boot_failed;
458c980a4aSJavier Almansa Sobrino 
468c980a4aSJavier Almansa Sobrino /*******************************************************************************
4777c27753SZelalem Aweke  * RMM context information.
4877c27753SZelalem Aweke  ******************************************************************************/
4977c27753SZelalem Aweke rmmd_rmm_context_t rmm_context[PLATFORM_CORE_COUNT];
5077c27753SZelalem Aweke 
5177c27753SZelalem Aweke /*******************************************************************************
5277c27753SZelalem Aweke  * RMM entry point information. Discovered on the primary core and reused
5377c27753SZelalem Aweke  * on secondary cores.
5477c27753SZelalem Aweke  ******************************************************************************/
5577c27753SZelalem Aweke static entry_point_info_t *rmm_ep_info;
5677c27753SZelalem Aweke 
5777c27753SZelalem Aweke /*******************************************************************************
5877c27753SZelalem Aweke  * Static function declaration.
5977c27753SZelalem Aweke  ******************************************************************************/
6077c27753SZelalem Aweke static int32_t rmm_init(void);
6177c27753SZelalem Aweke 
6277c27753SZelalem Aweke /*******************************************************************************
6377c27753SZelalem Aweke  * This function takes an RMM context pointer and performs a synchronous entry
6477c27753SZelalem Aweke  * into it.
6577c27753SZelalem Aweke  ******************************************************************************/
6677c27753SZelalem Aweke uint64_t rmmd_rmm_sync_entry(rmmd_rmm_context_t *rmm_ctx)
6777c27753SZelalem Aweke {
6877c27753SZelalem Aweke 	uint64_t rc;
6977c27753SZelalem Aweke 
7077c27753SZelalem Aweke 	assert(rmm_ctx != NULL);
7177c27753SZelalem Aweke 
7277c27753SZelalem Aweke 	cm_set_context(&(rmm_ctx->cpu_ctx), REALM);
7377c27753SZelalem Aweke 
7477c27753SZelalem Aweke 	/* Restore the realm context assigned above */
7577c27753SZelalem Aweke 	cm_el2_sysregs_context_restore(REALM);
7677c27753SZelalem Aweke 	cm_set_next_eret_context(REALM);
7777c27753SZelalem Aweke 
7877c27753SZelalem Aweke 	/* Enter RMM */
7977c27753SZelalem Aweke 	rc = rmmd_rmm_enter(&rmm_ctx->c_rt_ctx);
8077c27753SZelalem Aweke 
818b95e848SZelalem Aweke 	/*
82e58daa66SJayanth Dodderi Chidanand 	 * Save realm context. EL2 Non-secure context will be restored
83e58daa66SJayanth Dodderi Chidanand 	 * before exiting Non-secure world, therefore there is no need
84e58daa66SJayanth Dodderi Chidanand 	 * to clear EL2 context registers.
858b95e848SZelalem Aweke 	 */
8677c27753SZelalem Aweke 	cm_el2_sysregs_context_save(REALM);
8777c27753SZelalem Aweke 
8877c27753SZelalem Aweke 	return rc;
8977c27753SZelalem Aweke }
9077c27753SZelalem Aweke 
9177c27753SZelalem Aweke /*******************************************************************************
9277c27753SZelalem Aweke  * This function returns to the place where rmmd_rmm_sync_entry() was
9377c27753SZelalem Aweke  * called originally.
9477c27753SZelalem Aweke  ******************************************************************************/
9577c27753SZelalem Aweke __dead2 void rmmd_rmm_sync_exit(uint64_t rc)
9677c27753SZelalem Aweke {
9777c27753SZelalem Aweke 	rmmd_rmm_context_t *ctx = &rmm_context[plat_my_core_pos()];
9877c27753SZelalem Aweke 
9977c27753SZelalem Aweke 	/* Get context of the RMM in use by this CPU. */
10077c27753SZelalem Aweke 	assert(cm_get_context(REALM) == &(ctx->cpu_ctx));
10177c27753SZelalem Aweke 
10277c27753SZelalem Aweke 	/*
10377c27753SZelalem Aweke 	 * The RMMD must have initiated the original request through a
10477c27753SZelalem Aweke 	 * synchronous entry into RMM. Jump back to the original C runtime
10577c27753SZelalem Aweke 	 * context with the value of rc in x0;
10677c27753SZelalem Aweke 	 */
10777c27753SZelalem Aweke 	rmmd_rmm_exit(ctx->c_rt_ctx, rc);
10877c27753SZelalem Aweke 
10977c27753SZelalem Aweke 	panic();
11077c27753SZelalem Aweke }
11177c27753SZelalem Aweke 
11277c27753SZelalem Aweke static void rmm_el2_context_init(el2_sysregs_t *regs)
11377c27753SZelalem Aweke {
114d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(regs, spsr_el2, REALM_SPSR_EL2);
115d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(regs, sctlr_el2, SCTLR_EL2_RES1);
11677c27753SZelalem Aweke }
11777c27753SZelalem Aweke 
11877c27753SZelalem Aweke /*******************************************************************************
119a4cc85c1SSubhasish Ghosh  * Enable architecture extensions on first entry to Realm world.
120a4cc85c1SSubhasish Ghosh  ******************************************************************************/
121461c0a5dSElizabeth Ho 
122a4cc85c1SSubhasish Ghosh static void manage_extensions_realm(cpu_context_t *ctx)
123a4cc85c1SSubhasish Ghosh {
124f92eb7e2SArunachalam Ganapathy 	/*
125c0e16d30SArunachalam Ganapathy 	 * Enable access to TPIDR2_EL0 if SME/SME2 is enabled for Non Secure world.
126f92eb7e2SArunachalam Ganapathy 	 */
127f92eb7e2SArunachalam Ganapathy 	if (is_feat_sme_supported()) {
128f92eb7e2SArunachalam Ganapathy 		sme_enable(ctx);
129f92eb7e2SArunachalam Ganapathy 	}
13079c0c7faSBoyan Karatotev 
13179c0c7faSBoyan Karatotev 	/*
13279c0c7faSBoyan Karatotev 	 * SPE and TRBE cannot be fully disabled from EL3 registers alone, only
13379c0c7faSBoyan Karatotev 	 * sysreg access can. In case the EL1 controls leave them active on
13479c0c7faSBoyan Karatotev 	 * context switch, we want the owning security state to be NS so Realm
13579c0c7faSBoyan Karatotev 	 * can't be DOSed.
13679c0c7faSBoyan Karatotev 	 */
13779c0c7faSBoyan Karatotev 	if (is_feat_spe_supported()) {
13879c0c7faSBoyan Karatotev 		spe_disable(ctx);
13979c0c7faSBoyan Karatotev 	}
14079c0c7faSBoyan Karatotev 
14179c0c7faSBoyan Karatotev 	if (is_feat_trbe_supported()) {
14279c0c7faSBoyan Karatotev 		trbe_disable(ctx);
14379c0c7faSBoyan Karatotev 	}
144a4cc85c1SSubhasish Ghosh }
145a4cc85c1SSubhasish Ghosh 
146461c0a5dSElizabeth Ho static void manage_extensions_realm_per_world(void)
147461c0a5dSElizabeth Ho {
1484087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_REALM]);
1494087ed6cSJayanth Dodderi Chidanand 
150461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
151461c0a5dSElizabeth Ho 	/*
152461c0a5dSElizabeth Ho 	 * Enable SVE and FPU in realm context when it is enabled for NS.
153461c0a5dSElizabeth Ho 	 * Realm manager must ensure that the SVE and FPU register
154461c0a5dSElizabeth Ho 	 * contexts are properly managed.
155461c0a5dSElizabeth Ho 	 */
156461c0a5dSElizabeth Ho 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
157461c0a5dSElizabeth Ho 	}
158461c0a5dSElizabeth Ho 
159461c0a5dSElizabeth Ho 	/* NS can access this but Realm shouldn't */
160461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
161461c0a5dSElizabeth Ho 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
162461c0a5dSElizabeth Ho 	}
163461c0a5dSElizabeth Ho 
164c0e16d30SArunachalam Ganapathy 	/*
165c0e16d30SArunachalam Ganapathy 	 * If SME/SME2 is supported and enabled for NS world, then disable trapping
166c0e16d30SArunachalam Ganapathy 	 * of SME instructions for Realm world. RMM will save/restore required
167c0e16d30SArunachalam Ganapathy 	 * registers that are shared with SVE/FPU so that Realm can use FPU or SVE.
168c0e16d30SArunachalam Ganapathy 	 */
169c0e16d30SArunachalam Ganapathy 	if (is_feat_sme_supported()) {
170c0e16d30SArunachalam Ganapathy 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
171461c0a5dSElizabeth Ho 	}
172c0e16d30SArunachalam Ganapathy }
173461c0a5dSElizabeth Ho 
174a4cc85c1SSubhasish Ghosh /*******************************************************************************
17577c27753SZelalem Aweke  * Jump to the RMM for the first time.
17677c27753SZelalem Aweke  ******************************************************************************/
17777c27753SZelalem Aweke static int32_t rmm_init(void)
17877c27753SZelalem Aweke {
1798c980a4aSJavier Almansa Sobrino 	long rc;
18077c27753SZelalem Aweke 	rmmd_rmm_context_t *ctx = &rmm_context[plat_my_core_pos()];
18177c27753SZelalem Aweke 
18277c27753SZelalem Aweke 	INFO("RMM init start.\n");
18377c27753SZelalem Aweke 
184a4cc85c1SSubhasish Ghosh 	/* Enable architecture extensions */
185a4cc85c1SSubhasish Ghosh 	manage_extensions_realm(&ctx->cpu_ctx);
186a4cc85c1SSubhasish Ghosh 
187461c0a5dSElizabeth Ho 	manage_extensions_realm_per_world();
188461c0a5dSElizabeth Ho 
18977c27753SZelalem Aweke 	/* Initialize RMM EL2 context. */
19077c27753SZelalem Aweke 	rmm_el2_context_init(&ctx->cpu_ctx.el2_sysregs_ctx);
19177c27753SZelalem Aweke 
19277c27753SZelalem Aweke 	rc = rmmd_rmm_sync_entry(ctx);
1938c980a4aSJavier Almansa Sobrino 	if (rc != E_RMM_BOOT_SUCCESS) {
1948c980a4aSJavier Almansa Sobrino 		ERROR("RMM init failed: %ld\n", rc);
1958c980a4aSJavier Almansa Sobrino 		/* Mark the boot as failed for all the CPUs */
1968c980a4aSJavier Almansa Sobrino 		rmm_boot_failed = true;
1978c980a4aSJavier Almansa Sobrino 		return 0;
19877c27753SZelalem Aweke 	}
19977c27753SZelalem Aweke 
20077c27753SZelalem Aweke 	INFO("RMM init end.\n");
20177c27753SZelalem Aweke 
20277c27753SZelalem Aweke 	return 1;
20377c27753SZelalem Aweke }
20477c27753SZelalem Aweke 
20577c27753SZelalem Aweke /*******************************************************************************
20677c27753SZelalem Aweke  * Load and read RMM manifest, setup RMM.
20777c27753SZelalem Aweke  ******************************************************************************/
20877c27753SZelalem Aweke int rmmd_setup(void)
20977c27753SZelalem Aweke {
210dc65ae46SJavier Almansa Sobrino 	size_t shared_buf_size __unused;
211dc65ae46SJavier Almansa Sobrino 	uintptr_t shared_buf_base;
21277c27753SZelalem Aweke 	uint32_t ep_attr;
21377c27753SZelalem Aweke 	unsigned int linear_id = plat_my_core_pos();
21477c27753SZelalem Aweke 	rmmd_rmm_context_t *rmm_ctx = &rmm_context[linear_id];
215a97bfa5fSAlexeiFedorov 	struct rmm_manifest *manifest;
2161d0ca40eSJavier Almansa Sobrino 	int rc;
21777c27753SZelalem Aweke 
21877c27753SZelalem Aweke 	/* Make sure RME is supported. */
219eacbef4cSVarun Wadekar 	if (is_feat_rme_present() == 0U) {
220eacbef4cSVarun Wadekar 		/* Mark the RMM boot as failed for all the CPUs */
221eacbef4cSVarun Wadekar 		rmm_boot_failed = true;
222eacbef4cSVarun Wadekar 		return -ENOTSUP;
223eacbef4cSVarun Wadekar 	}
22477c27753SZelalem Aweke 
22577c27753SZelalem Aweke 	rmm_ep_info = bl31_plat_get_next_image_ep_info(REALM);
2268cb9c635SVarun Wadekar 	if ((rmm_ep_info == NULL) || (rmm_ep_info->pc == 0)) {
22777c27753SZelalem Aweke 		WARN("No RMM image provided by BL2 boot loader, Booting "
22877c27753SZelalem Aweke 		     "device without RMM initialization. SMCs destined for "
22977c27753SZelalem Aweke 		     "RMM will return SMC_UNK\n");
230eacbef4cSVarun Wadekar 
231adcd74caSVarun Wadekar 		/* Mark the boot as failed for all the CPUs */
232adcd74caSVarun Wadekar 		rmm_boot_failed = true;
23377c27753SZelalem Aweke 		return -ENOENT;
23477c27753SZelalem Aweke 	}
23577c27753SZelalem Aweke 
23677c27753SZelalem Aweke 	/* Initialise an entrypoint to set up the CPU context */
23777c27753SZelalem Aweke 	ep_attr = EP_REALM;
23877c27753SZelalem Aweke 	if ((read_sctlr_el3() & SCTLR_EE_BIT) != 0U) {
23977c27753SZelalem Aweke 		ep_attr |= EP_EE_BIG;
24077c27753SZelalem Aweke 	}
24177c27753SZelalem Aweke 
24277c27753SZelalem Aweke 	SET_PARAM_HEAD(rmm_ep_info, PARAM_EP, VERSION_1, ep_attr);
24377c27753SZelalem Aweke 	rmm_ep_info->spsr = SPSR_64(MODE_EL2,
24477c27753SZelalem Aweke 					MODE_SP_ELX,
24577c27753SZelalem Aweke 					DISABLE_ALL_EXCEPTIONS);
24677c27753SZelalem Aweke 
2478c980a4aSJavier Almansa Sobrino 	shared_buf_size =
2488c980a4aSJavier Almansa Sobrino 			plat_rmmd_get_el3_rmm_shared_mem(&shared_buf_base);
2498c980a4aSJavier Almansa Sobrino 
2508c980a4aSJavier Almansa Sobrino 	assert((shared_buf_size == SZ_4K) &&
2518c980a4aSJavier Almansa Sobrino 					((void *)shared_buf_base != NULL));
2528c980a4aSJavier Almansa Sobrino 
25332904472SSoby Mathew 	/* Zero out and load the boot manifest at the beginning of the share area */
254a97bfa5fSAlexeiFedorov 	manifest = (struct rmm_manifest *)shared_buf_base;
25583a4e8e0SHarry Moulton 	(void)memset((void *)manifest, 0, sizeof(struct rmm_manifest));
25632904472SSoby Mathew 
2571d0ca40eSJavier Almansa Sobrino 	rc = plat_rmmd_load_manifest(manifest);
2581d0ca40eSJavier Almansa Sobrino 	if (rc != 0) {
2591d0ca40eSJavier Almansa Sobrino 		ERROR("Error loading RMM Boot Manifest (%i)\n", rc);
2600c707813SVarun Wadekar 		/* Mark the boot as failed for all the CPUs */
2610c707813SVarun Wadekar 		rmm_boot_failed = true;
2621d0ca40eSJavier Almansa Sobrino 		return rc;
2631d0ca40eSJavier Almansa Sobrino 	}
2641d0ca40eSJavier Almansa Sobrino 	flush_dcache_range((uintptr_t)shared_buf_base, shared_buf_size);
2651d0ca40eSJavier Almansa Sobrino 
2668c980a4aSJavier Almansa Sobrino 	/*
2678c980a4aSJavier Almansa Sobrino 	 * Prepare coldboot arguments for RMM:
2688c980a4aSJavier Almansa Sobrino 	 * arg0: This CPUID (primary processor).
2698c980a4aSJavier Almansa Sobrino 	 * arg1: Version for this Boot Interface.
2708c980a4aSJavier Almansa Sobrino 	 * arg2: PLATFORM_CORE_COUNT.
2718c980a4aSJavier Almansa Sobrino 	 * arg3: Base address for the EL3 <-> RMM shared area. The boot
2728c980a4aSJavier Almansa Sobrino 	 *       manifest will be stored at the beginning of this area.
2738c980a4aSJavier Almansa Sobrino 	 */
2748c980a4aSJavier Almansa Sobrino 	rmm_ep_info->args.arg0 = linear_id;
2758c980a4aSJavier Almansa Sobrino 	rmm_ep_info->args.arg1 = RMM_EL3_INTERFACE_VERSION;
2768c980a4aSJavier Almansa Sobrino 	rmm_ep_info->args.arg2 = PLATFORM_CORE_COUNT;
2778c980a4aSJavier Almansa Sobrino 	rmm_ep_info->args.arg3 = shared_buf_base;
2788c980a4aSJavier Almansa Sobrino 
27977c27753SZelalem Aweke 	/* Initialise RMM context with this entry point information */
28077c27753SZelalem Aweke 	cm_setup_context(&rmm_ctx->cpu_ctx, rmm_ep_info);
28177c27753SZelalem Aweke 
28277c27753SZelalem Aweke 	INFO("RMM setup done.\n");
28377c27753SZelalem Aweke 
28477c27753SZelalem Aweke 	/* Register init function for deferred init.  */
28577c27753SZelalem Aweke 	bl31_register_rmm_init(&rmm_init);
28677c27753SZelalem Aweke 
28777c27753SZelalem Aweke 	return 0;
28877c27753SZelalem Aweke }
28977c27753SZelalem Aweke 
29077c27753SZelalem Aweke /*******************************************************************************
29177c27753SZelalem Aweke  * Forward SMC to the other security state
29277c27753SZelalem Aweke  ******************************************************************************/
29311578303SSoby Mathew static uint64_t	rmmd_smc_forward(uint32_t src_sec_state,
29411578303SSoby Mathew 				 uint32_t dst_sec_state, uint64_t x0,
29511578303SSoby Mathew 				 uint64_t x1, uint64_t x2, uint64_t x3,
29611578303SSoby Mathew 				 uint64_t x4, void *handle)
29777c27753SZelalem Aweke {
2988e51cccaSAlexeiFedorov 	cpu_context_t *ctx = cm_get_context(dst_sec_state);
2998e51cccaSAlexeiFedorov 
30077c27753SZelalem Aweke 	/* Save incoming security state */
30177c27753SZelalem Aweke 	cm_el2_sysregs_context_save(src_sec_state);
30277c27753SZelalem Aweke 
30377c27753SZelalem Aweke 	/* Restore outgoing security state */
30477c27753SZelalem Aweke 	cm_el2_sysregs_context_restore(dst_sec_state);
30577c27753SZelalem Aweke 	cm_set_next_eret_context(dst_sec_state);
30677c27753SZelalem Aweke 
30711578303SSoby Mathew 	/*
3088e51cccaSAlexeiFedorov 	 * As per SMCCCv1.2, we need to preserve x4 to x7 unless
30911578303SSoby Mathew 	 * being used as return args. Hence we differentiate the
31011578303SSoby Mathew 	 * onward and backward path. Support upto 8 args in the
31111578303SSoby Mathew 	 * onward path and 4 args in return path.
3128e51cccaSAlexeiFedorov 	 * Register x4 will be preserved by RMM in case it is not
3138e51cccaSAlexeiFedorov 	 * used in return path.
31411578303SSoby Mathew 	 */
31511578303SSoby Mathew 	if (src_sec_state == NON_SECURE) {
3168e51cccaSAlexeiFedorov 		SMC_RET8(ctx, x0, x1, x2, x3, x4,
31777c27753SZelalem Aweke 			 SMC_GET_GP(handle, CTX_GPREG_X5),
31877c27753SZelalem Aweke 			 SMC_GET_GP(handle, CTX_GPREG_X6),
31977c27753SZelalem Aweke 			 SMC_GET_GP(handle, CTX_GPREG_X7));
32011578303SSoby Mathew 	}
3218e51cccaSAlexeiFedorov 
3228e51cccaSAlexeiFedorov 	SMC_RET5(ctx, x0, x1, x2, x3, x4);
32377c27753SZelalem Aweke }
32477c27753SZelalem Aweke 
32577c27753SZelalem Aweke /*******************************************************************************
32677c27753SZelalem Aweke  * This function handles all SMCs in the range reserved for RMI. Each call is
32777c27753SZelalem Aweke  * either forwarded to the other security state or handled by the RMM dispatcher
32877c27753SZelalem Aweke  ******************************************************************************/
32977c27753SZelalem Aweke uint64_t rmmd_rmi_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2,
33077c27753SZelalem Aweke 			  uint64_t x3, uint64_t x4, void *cookie,
33177c27753SZelalem Aweke 			  void *handle, uint64_t flags)
33277c27753SZelalem Aweke {
33377c27753SZelalem Aweke 	uint32_t src_sec_state;
33477c27753SZelalem Aweke 
3358c980a4aSJavier Almansa Sobrino 	/* If RMM failed to boot, treat any RMI SMC as unknown */
3368c980a4aSJavier Almansa Sobrino 	if (rmm_boot_failed) {
3378c980a4aSJavier Almansa Sobrino 		WARN("RMMD: Failed to boot up RMM. Ignoring RMI call\n");
3388c980a4aSJavier Almansa Sobrino 		SMC_RET1(handle, SMC_UNK);
3398c980a4aSJavier Almansa Sobrino 	}
3408c980a4aSJavier Almansa Sobrino 
34177c27753SZelalem Aweke 	/* Determine which security state this SMC originated from */
34277c27753SZelalem Aweke 	src_sec_state = caller_sec_state(flags);
34377c27753SZelalem Aweke 
34477c27753SZelalem Aweke 	/* RMI must not be invoked by the Secure world */
34577c27753SZelalem Aweke 	if (src_sec_state == SMC_FROM_SECURE) {
346319fb084SSoby Mathew 		WARN("RMMD: RMI invoked by secure world.\n");
34777c27753SZelalem Aweke 		SMC_RET1(handle, SMC_UNK);
34877c27753SZelalem Aweke 	}
34977c27753SZelalem Aweke 
35077c27753SZelalem Aweke 	/*
35177c27753SZelalem Aweke 	 * Forward an RMI call from the Normal world to the Realm world as it
35277c27753SZelalem Aweke 	 * is.
35377c27753SZelalem Aweke 	 */
35477c27753SZelalem Aweke 	if (src_sec_state == SMC_FROM_NON_SECURE) {
35567889630SArunachalam Ganapathy 		/*
35667889630SArunachalam Ganapathy 		 * If SVE hint bit is set in the flags then update the SMC
35767889630SArunachalam Ganapathy 		 * function id and pass it on to the lower EL.
35867889630SArunachalam Ganapathy 		 */
35967889630SArunachalam Ganapathy 		if (is_sve_hint_set(flags)) {
36067889630SArunachalam Ganapathy 			smc_fid |= (FUNCID_SVE_HINT_MASK <<
36167889630SArunachalam Ganapathy 				    FUNCID_SVE_HINT_SHIFT);
36267889630SArunachalam Ganapathy 		}
363319fb084SSoby Mathew 		VERBOSE("RMMD: RMI call from non-secure world.\n");
36411578303SSoby Mathew 		return rmmd_smc_forward(NON_SECURE, REALM, smc_fid,
36577c27753SZelalem Aweke 					x1, x2, x3, x4, handle);
36677c27753SZelalem Aweke 	}
36777c27753SZelalem Aweke 
368319fb084SSoby Mathew 	if (src_sec_state != SMC_FROM_REALM) {
369319fb084SSoby Mathew 		SMC_RET1(handle, SMC_UNK);
370319fb084SSoby Mathew 	}
37177c27753SZelalem Aweke 
37277c27753SZelalem Aweke 	switch (smc_fid) {
3738e51cccaSAlexeiFedorov 	case RMM_RMI_REQ_COMPLETE: {
3748e51cccaSAlexeiFedorov 		uint64_t x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
37577c27753SZelalem Aweke 
3768e51cccaSAlexeiFedorov 		return rmmd_smc_forward(REALM, NON_SECURE, x1,
3778e51cccaSAlexeiFedorov 					x2, x3, x4, x5, handle);
3788e51cccaSAlexeiFedorov 	}
37977c27753SZelalem Aweke 	default:
380319fb084SSoby Mathew 		WARN("RMMD: Unsupported RMM call 0x%08x\n", smc_fid);
38177c27753SZelalem Aweke 		SMC_RET1(handle, SMC_UNK);
38277c27753SZelalem Aweke 	}
38377c27753SZelalem Aweke }
38477c27753SZelalem Aweke 
38577c27753SZelalem Aweke /*******************************************************************************
38677c27753SZelalem Aweke  * This cpu has been turned on. Enter RMM to initialise R-EL2.  Entry into RMM
38777c27753SZelalem Aweke  * is done after initialising minimal architectural state that guarantees safe
38877c27753SZelalem Aweke  * execution.
38977c27753SZelalem Aweke  ******************************************************************************/
39077c27753SZelalem Aweke static void *rmmd_cpu_on_finish_handler(const void *arg)
39177c27753SZelalem Aweke {
3928c980a4aSJavier Almansa Sobrino 	long rc;
39377c27753SZelalem Aweke 	uint32_t linear_id = plat_my_core_pos();
39477c27753SZelalem Aweke 	rmmd_rmm_context_t *ctx = &rmm_context[linear_id];
39577c27753SZelalem Aweke 
3968c980a4aSJavier Almansa Sobrino 	if (rmm_boot_failed) {
3978c980a4aSJavier Almansa Sobrino 		/* RMM Boot failed on a previous CPU. Abort. */
3988c980a4aSJavier Almansa Sobrino 		ERROR("RMM Failed to initialize. Ignoring for CPU%d\n",
3998c980a4aSJavier Almansa Sobrino 								linear_id);
4008c980a4aSJavier Almansa Sobrino 		return NULL;
4018c980a4aSJavier Almansa Sobrino 	}
4028c980a4aSJavier Almansa Sobrino 
4038c980a4aSJavier Almansa Sobrino 	/*
4048c980a4aSJavier Almansa Sobrino 	 * Prepare warmboot arguments for RMM:
4058c980a4aSJavier Almansa Sobrino 	 * arg0: This CPUID.
4068c980a4aSJavier Almansa Sobrino 	 * arg1 to arg3: Not used.
4078c980a4aSJavier Almansa Sobrino 	 */
4088c980a4aSJavier Almansa Sobrino 	rmm_ep_info->args.arg0 = linear_id;
4098c980a4aSJavier Almansa Sobrino 	rmm_ep_info->args.arg1 = 0ULL;
4108c980a4aSJavier Almansa Sobrino 	rmm_ep_info->args.arg2 = 0ULL;
4118c980a4aSJavier Almansa Sobrino 	rmm_ep_info->args.arg3 = 0ULL;
41277c27753SZelalem Aweke 
41377c27753SZelalem Aweke 	/* Initialise RMM context with this entry point information */
41477c27753SZelalem Aweke 	cm_setup_context(&ctx->cpu_ctx, rmm_ep_info);
41577c27753SZelalem Aweke 
416a4cc85c1SSubhasish Ghosh 	/* Enable architecture extensions */
417a4cc85c1SSubhasish Ghosh 	manage_extensions_realm(&ctx->cpu_ctx);
418a4cc85c1SSubhasish Ghosh 
41977c27753SZelalem Aweke 	/* Initialize RMM EL2 context. */
42077c27753SZelalem Aweke 	rmm_el2_context_init(&ctx->cpu_ctx.el2_sysregs_ctx);
42177c27753SZelalem Aweke 
42277c27753SZelalem Aweke 	rc = rmmd_rmm_sync_entry(ctx);
4238c980a4aSJavier Almansa Sobrino 
4248c980a4aSJavier Almansa Sobrino 	if (rc != E_RMM_BOOT_SUCCESS) {
4258c980a4aSJavier Almansa Sobrino 		ERROR("RMM init failed on CPU%d: %ld\n", linear_id, rc);
4268c980a4aSJavier Almansa Sobrino 		/* Mark the boot as failed for any other booting CPU */
4278c980a4aSJavier Almansa Sobrino 		rmm_boot_failed = true;
42877c27753SZelalem Aweke 	}
42977c27753SZelalem Aweke 
43077c27753SZelalem Aweke 	return NULL;
43177c27753SZelalem Aweke }
43277c27753SZelalem Aweke 
43377c27753SZelalem Aweke /* Subscribe to PSCI CPU on to initialize RMM on secondary */
43477c27753SZelalem Aweke SUBSCRIBE_TO_EVENT(psci_cpu_on_finish, rmmd_cpu_on_finish_handler);
43577c27753SZelalem Aweke 
436319fb084SSoby Mathew /* Convert GPT lib error to RMMD GTS error */
437319fb084SSoby Mathew static int gpt_to_gts_error(int error, uint32_t smc_fid, uint64_t address)
438319fb084SSoby Mathew {
439319fb084SSoby Mathew 	int ret;
440319fb084SSoby Mathew 
441319fb084SSoby Mathew 	if (error == 0) {
442dc65ae46SJavier Almansa Sobrino 		return E_RMM_OK;
443319fb084SSoby Mathew 	}
444319fb084SSoby Mathew 
445319fb084SSoby Mathew 	if (error == -EINVAL) {
446dc65ae46SJavier Almansa Sobrino 		ret = E_RMM_BAD_ADDR;
447319fb084SSoby Mathew 	} else {
448319fb084SSoby Mathew 		/* This is the only other error code we expect */
449319fb084SSoby Mathew 		assert(error == -EPERM);
450dc65ae46SJavier Almansa Sobrino 		ret = E_RMM_BAD_PAS;
451319fb084SSoby Mathew 	}
452319fb084SSoby Mathew 
453319fb084SSoby Mathew 	ERROR("RMMD: PAS Transition failed. GPT ret = %d, PA: 0x%"PRIx64 ", FID = 0x%x\n",
454319fb084SSoby Mathew 				error, address, smc_fid);
455319fb084SSoby Mathew 	return ret;
456319fb084SSoby Mathew }
457319fb084SSoby Mathew 
4586a88ec8bSRaghu Krishnamurthy static int rmm_el3_ifc_get_feat_register(uint64_t feat_reg_idx,
4596a88ec8bSRaghu Krishnamurthy 					 uint64_t *feat_reg)
4606a88ec8bSRaghu Krishnamurthy {
4616a88ec8bSRaghu Krishnamurthy 	if (feat_reg_idx != RMM_EL3_FEAT_REG_0_IDX) {
4626a88ec8bSRaghu Krishnamurthy 		ERROR("RMMD: Failed to get feature register %ld\n", feat_reg_idx);
4636a88ec8bSRaghu Krishnamurthy 		return E_RMM_INVAL;
4646a88ec8bSRaghu Krishnamurthy 	}
4656a88ec8bSRaghu Krishnamurthy 
4666a88ec8bSRaghu Krishnamurthy 	*feat_reg = 0UL;
4676a88ec8bSRaghu Krishnamurthy #if RMMD_ENABLE_EL3_TOKEN_SIGN
4686a88ec8bSRaghu Krishnamurthy 	*feat_reg |= RMM_EL3_FEAT_REG_0_EL3_TOKEN_SIGN_MASK;
4696a88ec8bSRaghu Krishnamurthy #endif
4706a88ec8bSRaghu Krishnamurthy 	return E_RMM_OK;
4716a88ec8bSRaghu Krishnamurthy }
4726a88ec8bSRaghu Krishnamurthy 
473f801fdc2STushar Khandelwal /*
474f801fdc2STushar Khandelwal  * Update encryption key associated with @mecid.
475f801fdc2STushar Khandelwal  */
476f801fdc2STushar Khandelwal static int rmmd_mecid_key_update(uint64_t mecid)
477f801fdc2STushar Khandelwal {
478f801fdc2STushar Khandelwal 	uint64_t mecid_width, mecid_width_mask;
479f801fdc2STushar Khandelwal 	int ret;
480f801fdc2STushar Khandelwal 
481f801fdc2STushar Khandelwal 	/*
482*609ada96SJuan Pablo Conde 	 * Check whether FEAT_MEC is supported by the hardware. If not, return
483*609ada96SJuan Pablo Conde 	 * unknown SMC.
484*609ada96SJuan Pablo Conde 	 */
485*609ada96SJuan Pablo Conde 	if (is_feat_mec_supported() == false) {
486*609ada96SJuan Pablo Conde 		return E_RMM_UNK;
487*609ada96SJuan Pablo Conde 	}
488*609ada96SJuan Pablo Conde 
489*609ada96SJuan Pablo Conde 	/*
490f801fdc2STushar Khandelwal 	 * Check whether the mecid parameter is at most MECIDR_EL2.MECIDWidthm1 + 1
491f801fdc2STushar Khandelwal 	 * in length.
492f801fdc2STushar Khandelwal 	 */
493f801fdc2STushar Khandelwal 	mecid_width = ((read_mecidr_el2() >> MECIDR_EL2_MECIDWidthm1_SHIFT) &
494f801fdc2STushar Khandelwal 		MECIDR_EL2_MECIDWidthm1_MASK) + 1;
495f801fdc2STushar Khandelwal 	mecid_width_mask = ((1 << mecid_width) - 1);
496f801fdc2STushar Khandelwal 	if ((mecid & ~mecid_width_mask) != 0U) {
497f801fdc2STushar Khandelwal 		return E_RMM_INVAL;
498f801fdc2STushar Khandelwal 	}
499f801fdc2STushar Khandelwal 
500f801fdc2STushar Khandelwal 	ret = plat_rmmd_mecid_key_update(mecid);
501f801fdc2STushar Khandelwal 
502f801fdc2STushar Khandelwal 	if (ret != 0) {
503f801fdc2STushar Khandelwal 		return E_RMM_UNK;
504f801fdc2STushar Khandelwal 	}
505f801fdc2STushar Khandelwal 	return E_RMM_OK;
506f801fdc2STushar Khandelwal }
507f801fdc2STushar Khandelwal 
50877c27753SZelalem Aweke /*******************************************************************************
509319fb084SSoby Mathew  * This function handles RMM-EL3 interface SMCs
51077c27753SZelalem Aweke  ******************************************************************************/
511319fb084SSoby Mathew uint64_t rmmd_rmm_el3_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2,
51277c27753SZelalem Aweke 				uint64_t x3, uint64_t x4, void *cookie,
51377c27753SZelalem Aweke 				void *handle, uint64_t flags)
51477c27753SZelalem Aweke {
5156a88ec8bSRaghu Krishnamurthy 	uint64_t remaining_len = 0UL;
51677c27753SZelalem Aweke 	uint32_t src_sec_state;
5176a00e9b0SRobert Wakim 	int ret;
51877c27753SZelalem Aweke 
5198c980a4aSJavier Almansa Sobrino 	/* If RMM failed to boot, treat any RMM-EL3 interface SMC as unknown */
5208c980a4aSJavier Almansa Sobrino 	if (rmm_boot_failed) {
5218c980a4aSJavier Almansa Sobrino 		WARN("RMMD: Failed to boot up RMM. Ignoring RMM-EL3 call\n");
5228c980a4aSJavier Almansa Sobrino 		SMC_RET1(handle, SMC_UNK);
5238c980a4aSJavier Almansa Sobrino 	}
5248c980a4aSJavier Almansa Sobrino 
52577c27753SZelalem Aweke 	/* Determine which security state this SMC originated from */
52677c27753SZelalem Aweke 	src_sec_state = caller_sec_state(flags);
52777c27753SZelalem Aweke 
52877c27753SZelalem Aweke 	if (src_sec_state != SMC_FROM_REALM) {
529319fb084SSoby Mathew 		WARN("RMMD: RMM-EL3 call originated from secure or normal world\n");
53077c27753SZelalem Aweke 		SMC_RET1(handle, SMC_UNK);
53177c27753SZelalem Aweke 	}
53277c27753SZelalem Aweke 
53377c27753SZelalem Aweke 	switch (smc_fid) {
534e50fedbcSJavier Almansa Sobrino 	case RMM_GTSI_DELEGATE:
5356a00e9b0SRobert Wakim 		ret = gpt_delegate_pas(x1, PAGE_SIZE_4KB, SMC_FROM_REALM);
536319fb084SSoby Mathew 		SMC_RET1(handle, gpt_to_gts_error(ret, smc_fid, x1));
537e50fedbcSJavier Almansa Sobrino 	case RMM_GTSI_UNDELEGATE:
5386a00e9b0SRobert Wakim 		ret = gpt_undelegate_pas(x1, PAGE_SIZE_4KB, SMC_FROM_REALM);
539319fb084SSoby Mathew 		SMC_RET1(handle, gpt_to_gts_error(ret, smc_fid, x1));
540e50fedbcSJavier Almansa Sobrino 	case RMM_ATTEST_GET_REALM_KEY:
541a0435105SSoby Mathew 		ret = rmmd_attest_get_signing_key(x1, &x2, x3);
542a0435105SSoby Mathew 		SMC_RET2(handle, ret, x2);
5431975d28bSSona Mathew 	case RMM_ATTEST_GET_PLAT_TOKEN:
5441975d28bSSona Mathew 		ret = rmmd_attest_get_platform_token(x1, &x2, x3, &remaining_len);
5451975d28bSSona Mathew 		SMC_RET3(handle, ret, x2, remaining_len);
5466a88ec8bSRaghu Krishnamurthy 	case RMM_EL3_FEATURES:
5476a88ec8bSRaghu Krishnamurthy 		ret = rmm_el3_ifc_get_feat_register(x1, &x2);
5486a88ec8bSRaghu Krishnamurthy 		SMC_RET2(handle, ret, x2);
5496a88ec8bSRaghu Krishnamurthy #if RMMD_ENABLE_EL3_TOKEN_SIGN
5506a88ec8bSRaghu Krishnamurthy 	case RMM_EL3_TOKEN_SIGN:
5516a88ec8bSRaghu Krishnamurthy 		return rmmd_el3_token_sign(handle, x1, x2, x3, x4);
5526a88ec8bSRaghu Krishnamurthy #endif
5538c980a4aSJavier Almansa Sobrino 	case RMM_BOOT_COMPLETE:
5548c980a4aSJavier Almansa Sobrino 		VERBOSE("RMMD: running rmmd_rmm_sync_exit\n");
5558c980a4aSJavier Almansa Sobrino 		rmmd_rmm_sync_exit(x1);
5568c980a4aSJavier Almansa Sobrino 
557f801fdc2STushar Khandelwal 	case RMM_MECID_KEY_UPDATE:
558f801fdc2STushar Khandelwal 		ret = rmmd_mecid_key_update(x1);
559f801fdc2STushar Khandelwal 		SMC_RET1(handle, ret);
56077c27753SZelalem Aweke 	default:
561319fb084SSoby Mathew 		WARN("RMMD: Unsupported RMM-EL3 call 0x%08x\n", smc_fid);
56277c27753SZelalem Aweke 		SMC_RET1(handle, SMC_UNK);
56377c27753SZelalem Aweke 	}
56477c27753SZelalem Aweke }
565