xref: /rk3399_ARM-atf/services/std_svc/errata_abi/errata_abi_main.c (revision 3d6edc325c52082ab63ffd003c55a4ed875a52c5)
1 /*
2  * Copyright (c) 2023, Arm Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #include <assert.h>
8 #include "cpu_errata_info.h"
9 #include <lib/smccc.h>
10 #include <lib/utils_def.h>
11 #include <services/errata_abi_svc.h>
12 #include <smccc_helpers.h>
13 
14 /*
15  * Global pointer that points to the specific
16  * structure based on the MIDR part number
17  */
18 struct em_cpu_list *cpu_ptr;
19 
20 extern uint8_t cpu_get_rev_var(void);
21 
22 /* Structure array that holds CPU specific errata information */
23 struct em_cpu_list cpu_list[] = {
24 #if CORTEX_A9_H_INC
25 {
26 	.cpu_partnumber = CORTEX_A9_MIDR,
27 	.cpu_errata_list = {
28 		[0] = {794073, 0x00, 0xFF, ERRATA_A9_794073},
29 		[1 ... ERRATA_LIST_END] = UNDEF_ERRATA,
30 	}
31 },
32 #endif /* CORTEX_A9_H_INC */
33 
34 #if CORTEX_A15_H_INC
35 {
36 	.cpu_partnumber = CORTEX_A15_MIDR,
37 	.cpu_errata_list = {
38 		[0] = {816470, 0x30, 0xFF, ERRATA_A15_816470},
39 		[1] = {827671, 0x30, 0xFF, ERRATA_A15_827671},
40 		[2 ... ERRATA_LIST_END] = UNDEF_ERRATA,
41 	}
42 },
43 #endif /* CORTEX_A15_H_INC */
44 
45 #if CORTEX_A17_H_INC
46 {
47 	.cpu_partnumber = CORTEX_A17_MIDR,
48 	.cpu_errata_list = {
49 		[0] = {852421, 0x00, 0x12, ERRATA_A17_852421},
50 		[1] = {852423, 0x00, 0x12, ERRATA_A17_852423},
51 		[2 ... ERRATA_LIST_END] = UNDEF_ERRATA,
52 	}
53 },
54 #endif /* CORTEX_A17_H_INC */
55 
56 #if CORTEX_A35_H_INC
57 {
58 	.cpu_partnumber = CORTEX_A35_MIDR,
59 	.cpu_errata_list = {
60 		[0] = {855472, 0x00, 0x00, ERRATA_A35_855472},
61 		[1 ... ERRATA_LIST_END] = UNDEF_ERRATA,
62 	}
63 },
64 #endif /* CORTEX_A35_H_INC */
65 
66 #if CORTEX_A53_H_INC
67 {
68 	.cpu_partnumber = CORTEX_A53_MIDR,
69 	.cpu_errata_list = {
70 		[0] = {819472, 0x00, 0x01, ERRATA_A53_819472},
71 		[1] = {824069, 0x00, 0x02, ERRATA_A53_824069},
72 		[2] = {826319, 0x00, 0x02, ERRATA_A53_826319},
73 		[3] = {827319, 0x00, 0x02, ERRATA_A53_827319},
74 		[4] = {835769, 0x00, 0x04, ERRATA_A53_835769},
75 		[5] = {836870, 0x00, 0x03, ERRATA_A53_836870},
76 		[6] = {843419, 0x00, 0x04, ERRATA_A53_843419},
77 		[7] = {855873, 0x03, 0xFF, ERRATA_A53_855873},
78 		[8] = {1530924, 0x00, 0xFF, ERRATA_A53_1530924},
79 		[9 ... ERRATA_LIST_END] = UNDEF_ERRATA,
80 	}
81 },
82 #endif /* CORTEX_A53_H_INC */
83 
84 #if CORTEX_A55_H_INC
85 {
86 	.cpu_partnumber = CORTEX_A55_MIDR,
87 	.cpu_errata_list = {
88 		[0] = {768277, 0x00, 0x00, ERRATA_A55_768277},
89 		[1] = {778703, 0x00, 0x00, ERRATA_A55_778703},
90 		[2] = {798797, 0x00, 0x00, ERRATA_A55_798797},
91 		[3] = {846532, 0x00, 0x01, ERRATA_A55_846532},
92 		[4] = {903758, 0x00, 0x01, ERRATA_A55_903758},
93 		[5] = {1221012, 0x00, 0x10, ERRATA_A55_1221012},
94 		[6] = {1530923, 0x00, 0xFF, ERRATA_A55_1530923},
95 		[7 ... ERRATA_LIST_END] = UNDEF_ERRATA,
96 	}
97 },
98 #endif /* CORTEX_A55_H_INC */
99 
100 #if CORTEX_A57_H_INC
101 {
102 	.cpu_partnumber = CORTEX_A57_MIDR,
103 	.cpu_errata_list = {
104 		[0] = {806969, 0x00, 0x00, ERRATA_A57_806969},
105 		[1] = {813419, 0x00, 0x00, ERRATA_A57_813419},
106 		[2] = {813420, 0x00, 0x00, ERRATA_A57_813420},
107 		[3] = {814670, 0x00, 0x00, ERRATA_A57_814670},
108 		[4] = {817169, 0x00, 0x01, ERRATA_A57_817169},
109 		[5] = {826974, 0x00, 0x11, ERRATA_A57_826974},
110 		[6] = {826977, 0x00, 0x11, ERRATA_A57_826977},
111 		[7] = {828024, 0x00, 0x11, ERRATA_A57_828024},
112 		[8] = {829520, 0x00, 0x12, ERRATA_A57_829520},
113 		[9] = {833471, 0x00, 0x12, ERRATA_A57_833471},
114 		[10] = {859972, 0x00, 0x13, ERRATA_A57_859972},
115 		[11] = {1319537, 0x00, 0xFF, ERRATA_A57_1319537},
116 		[12 ... ERRATA_LIST_END] = UNDEF_ERRATA,
117 	}
118 },
119 #endif /* CORTEX_A57_H_INC */
120 
121 #if CORTEX_A72_H_INC
122 {
123 	.cpu_partnumber = CORTEX_A72_MIDR,
124 	.cpu_errata_list = {
125 		[0] = {859971, 0x00, 0x03, ERRATA_A72_859971},
126 		[1] = {1319367, 0x00, 0xFF, ERRATA_A72_1319367},
127 		[2 ... ERRATA_LIST_END] = UNDEF_ERRATA,
128 	}
129 },
130 #endif /* CORTEX_A72_H_INC */
131 
132 #if CORTEX_A73_H_INC
133 {
134 	.cpu_partnumber = CORTEX_A73_MIDR,
135 	.cpu_errata_list = {
136 		[0] = {852427, 0x00, 0x00, ERRATA_A73_852427},
137 		[1] = {855423, 0x00, 0x01, ERRATA_A73_855423},
138 		[2 ... ERRATA_LIST_END] = UNDEF_ERRATA,
139 	}
140 },
141 #endif /* CORTEX_A73_H_INC */
142 
143 #if CORTEX_A75_H_INC
144 {
145 	.cpu_partnumber = CORTEX_A75_MIDR,
146 	.cpu_errata_list = {
147 		[0] = {764081, 0x00, 0x00, ERRATA_A75_764081},
148 		[1] = {790748, 0x00, 0x00, ERRATA_A75_790748},
149 		[2 ... ERRATA_LIST_END] = UNDEF_ERRATA,
150 	}
151 },
152 #endif /* CORTEX_A75_H_INC */
153 
154 #if CORTEX_A76_H_INC
155 {
156 	.cpu_partnumber = CORTEX_A76_MIDR,
157 	.cpu_errata_list = {
158 		[0] = {1073348, 0x00, 0x10, ERRATA_A76_1073348},
159 		[1] = {1130799, 0x00, 0x20, ERRATA_A76_1130799},
160 		[2] = {1165522, 0x00, 0xFF, ERRATA_A76_1165522},
161 		[3] = {1220197, 0x00, 0x20, ERRATA_A76_1220197},
162 		[4] = {1257314, 0x00, 0x30, ERRATA_A76_1257314},
163 		[5] = {1262606, 0x00, 0x30, ERRATA_A76_1262606},
164 		[6] = {1262888, 0x00, 0x30, ERRATA_A76_1262888},
165 		[7] = {1275112, 0x00, 0x30, ERRATA_A76_1275112},
166 		[8] = {1286807, 0x00, 0x30, ERRATA_A76_1286807},
167 		[9] = {1791580, 0x00, 0x40, ERRATA_A76_1791580},
168 		[10] = {1868343, 0x00, 0x40, ERRATA_A76_1868343},
169 		[11] = {1946160, 0x30, 0x41, ERRATA_A76_1946160},
170 		[12] = {2743102, 0x00, 0x41, ERRATA_A76_2743102},
171 		[13 ... ERRATA_LIST_END] = UNDEF_ERRATA,
172 	}
173 },
174 #endif /* CORTEX_A76_H_INC */
175 
176 #if CORTEX_A77_H_INC
177 {
178 	.cpu_partnumber = CORTEX_A77_MIDR,
179 	.cpu_errata_list = {
180 		[0] = {1508412, 0x00, 0x10, ERRATA_A77_1508412},
181 		[1] = {1791578, 0x00, 0x11, ERRATA_A77_1791578},
182 		[2] = {1800714, 0x00, 0x11, ERRATA_A77_1800714},
183 		[3] = {1925769, 0x00, 0x11, ERRATA_A77_1925769},
184 		[4] = {1946167, 0x00, 0x11, ERRATA_A77_1946167},
185 		[5] = {2356587, 0x00, 0x11, ERRATA_A77_2356587},
186 		[6] = {2743100, 0x00, 0x11, ERRATA_A77_2743100},
187 		[7 ... ERRATA_LIST_END] = UNDEF_ERRATA,
188 	}
189 },
190 #endif /* CORTEX_A77_H_INC */
191 
192 #if CORTEX_A78_H_INC
193 {
194 	.cpu_partnumber = CORTEX_A78_MIDR,
195 	.cpu_errata_list = {
196 		[0] = {1688305, 0x00, 0x10, ERRATA_A78_1688305},
197 		[1] = {1821534, 0x00, 0x10, ERRATA_A78_1821534},
198 		[2] = {1941498, 0x00, 0x11, ERRATA_A78_1941498},
199 		[3] = {1951500, 0x10, 0x11, ERRATA_A78_1951500},
200 		[4] = {1952683, 0x00, 0x00, ERRATA_A78_1952683},
201 		[5] = {2132060, 0x00, 0x12, ERRATA_A78_2132060},
202 		[6] = {2242635, 0x10, 0x12, ERRATA_A78_2242635},
203 		[7] = {2376745, 0x00, 0x12, ERRATA_A78_2376745},
204 		[8] = {2395406, 0x00, 0x12, ERRATA_A78_2395406},
205 		[9] = {2712571, 0x00, 0x12, ERRATA_A78_2712571, \
206 			ERRATA_NON_ARM_INTERCONNECT},
207 		[10] = {2742426, 0x00, 0x12, ERRATA_A78_2742426},
208 		[11] = {2772019, 0x00, 0x12, ERRATA_A78_2772019},
209 		[12] = {2779479, 0x00, 0x12, ERRATA_A78_2779479},
210 		[13 ... ERRATA_LIST_END] = UNDEF_ERRATA,
211 	}
212 },
213 #endif /* CORTEX_A78_H_INC */
214 
215 #if CORTEX_A78_AE_H_INC
216 {
217 	.cpu_partnumber = CORTEX_A78_AE_MIDR,
218 	.cpu_errata_list = {
219 		[0] = {1941500, 0x00, 0x01, ERRATA_A78_AE_1941500},
220 		[1] = {1951502, 0x00, 0x01, ERRATA_A78_AE_1951502},
221 		[2] = {2376748, 0x00, 0x02, ERRATA_A78_AE_2376748},
222 		[3] = {2395408, 0x00, 0x01, ERRATA_A78_AE_2395408},
223 		[4] = {2712574, 0x00, 0x02, ERRATA_A78_AE_2712574, \
224 			ERRATA_NON_ARM_INTERCONNECT},
225 		[5 ... ERRATA_LIST_END] = UNDEF_ERRATA,
226 	}
227 },
228 #endif /* CORTEX_A78_AE_H_INC */
229 
230 #if CORTEX_A78C_H_INC
231 {
232 	.cpu_partnumber = CORTEX_A78C_MIDR,
233 	.cpu_errata_list = {
234 		[0] = {1827430, 0x00, 0x00, ERRATA_A78C_1827430},
235 		[1] = {1827440, 0x00, 0x00, ERRATA_A78C_1827440},
236 		[2] = {2132064, 0x01, 0x02, ERRATA_A78C_2132064},
237 		[3] = {2242638, 0x01, 0x02, ERRATA_A78C_2242638},
238 		[4] = {2376749, 0x01, 0x02, ERRATA_A78C_2376749},
239 		[5] = {2395411, 0x01, 0x02, ERRATA_A78C_2395411},
240 		[6] = {2712575, 0x01, 0x02, ERRATA_A78C_2712575, \
241 			ERRATA_NON_ARM_INTERCONNECT},
242 		[7] = {2772121, 0x00, 0x02, ERRATA_A78C_2772121},
243 		[8] = {2779484, 0x01, 0x02, ERRATA_A78C_2779484},
244 		[9 ... ERRATA_LIST_END] = UNDEF_ERRATA,
245 	}
246 },
247 #endif /* CORTEX_A78C_H_INC */
248 
249 #if CORTEX_X1_H_INC
250 {
251 	.cpu_partnumber = CORTEX_X1_MIDR,
252 	.cpu_errata_list = {
253 		[0] = {1688305, 0x00, 0x10, ERRATA_X1_1688305},
254 		[1] = {1821534, 0x00, 0x10, ERRATA_X1_1821534},
255 		[2] = {1827429, 0x00, 0x10, ERRATA_X1_1827429},
256 		[3 ... ERRATA_LIST_END] = UNDEF_ERRATA,
257 	}
258 },
259 #endif /* CORTEX_X1_H_INC */
260 
261 #if NEOVERSE_N1_H_INC
262 {
263 	.cpu_partnumber = NEOVERSE_N1_MIDR,
264 	.cpu_errata_list = {
265 		[0] = {1043202, 0x00, 0x10, ERRATA_N1_1043202},
266 		[1] = {1073348, 0x00, 0x10, ERRATA_N1_1073348},
267 		[2] = {1130799, 0x00, 0x20, ERRATA_N1_1130799},
268 		[3] = {1165347, 0x00, 0x20, ERRATA_N1_1165347},
269 		[4] = {1207823, 0x00, 0x20, ERRATA_N1_1207823},
270 		[5] = {1220197, 0x00, 0x20, ERRATA_N1_1220197},
271 		[6] = {1257314, 0x00, 0x30, ERRATA_N1_1257314},
272 		[7] = {1262606, 0x00, 0x30, ERRATA_N1_1262606},
273 		[8] = {1262888, 0x00, 0x30, ERRATA_N1_1262888},
274 		[9] = {1275112, 0x00, 0x30, ERRATA_N1_1275112},
275 		[10] = {1315703, 0x00, 0x30, ERRATA_N1_1315703},
276 		[11] = {1542419, 0x30, 0x40, ERRATA_N1_1542419},
277 		[12] = {1868343, 0x00, 0x40, ERRATA_N1_1868343},
278 		[13] = {1946160, 0x30, 0x41, ERRATA_N1_1946160},
279 		[14] = {2743102, 0x00, 0x41, ERRATA_N1_2743102},
280 		[15 ... ERRATA_LIST_END] = UNDEF_ERRATA,
281 	}
282 },
283 #endif /* NEOVERSE_N1_H_INC */
284 
285 #if NEOVERSE_V1_H_INC
286 {
287 	.cpu_partnumber = NEOVERSE_V1_MIDR,
288 	.cpu_errata_list = {
289 		[0] = {1618635, 0x00, 0x00, ERRATA_V1_1618635},
290 		[1] = {1774420, 0x00, 0x10, ERRATA_V1_1774420},
291 		[2] = {1791573, 0x00, 0x10, ERRATA_V1_1791573},
292 		[3] = {1852267, 0x00, 0x10, ERRATA_V1_1852267},
293 		[4] = {1925756, 0x00, 0x11, ERRATA_V1_1925756},
294 		[5] = {1940577, 0x10, 0x11, ERRATA_V1_1940577},
295 		[6] = {1966096, 0x10, 0x11, ERRATA_V1_1966096},
296 		[7] = {2108267, 0x00, 0x12, ERRATA_V1_2108267},
297 		[8] = {2139242, 0x00, 0x11, ERRATA_V1_2139242},
298 		[9] = {2216392, 0x10, 0x11, ERRATA_V1_2216392},
299 		[10] = {2294912, 0x00, 0x12, ERRATA_V1_2294912},
300 		[11] = {2372203, 0x00, 0x11, ERRATA_V1_2372203},
301 		[12] = {2701953, 0x00, 0x11, ERRATA_V1_2701953, \
302 			ERRATA_NON_ARM_INTERCONNECT},
303 		[13] = {2743093, 0x00, 0x12, ERRATA_V1_2743093},
304 		[14] = {2743233, 0x00, 0x12, ERRATA_V1_2743233},
305 		[15] = {2779461, 0x00, 0x12, ERRATA_V1_2779461},
306 		[16 ... ERRATA_LIST_END] = UNDEF_ERRATA,
307 	}
308 },
309 #endif /* NEOVERSE_V1_H_INC */
310 
311 #if CORTEX_A710_H_INC
312 {
313 	.cpu_partnumber = CORTEX_A710_MIDR,
314 	.cpu_errata_list = {
315 		[0] = {1987031, 0x00, 0x20, ERRATA_A710_1987031},
316 		[1] = {2008768, 0x00, 0x20, ERRATA_A710_2008768},
317 		[2] = {2017096, 0x00, 0x20, ERRATA_A710_2017096},
318 		[3] = {2055002, 0x10, 0x20, ERRATA_A710_2055002},
319 		[4] = {2058056, 0x00, 0x21, ERRATA_A710_2058056},
320 		[5] = {2081180, 0x00, 0x20, ERRATA_A710_2081180},
321 		[6] = {2083908, 0x20, 0x20, ERRATA_A710_2083908},
322 		[7] = {2136059, 0x00, 0x20, ERRATA_A710_2136059},
323 		[8] = {2147715, 0x20, 0x20, ERRATA_A710_2147715},
324 		[9] = {2216384, 0x00, 0x20, ERRATA_A710_2216384},
325 		[10] = {2267065, 0x00, 0x20, ERRATA_A710_2267065},
326 		[11] = {2282622, 0x00, 0x21, ERRATA_A710_2282622},
327 		[12] = {2291219, 0x00, 0x20, ERRATA_A710_2291219},
328 		[13] = {2371105, 0x00, 0x20, ERRATA_A710_2371105},
329 		[14] = {2701952, 0x00, 0x21, ERRATA_A710_2701952, \
330 			ERRATA_NON_ARM_INTERCONNECT},
331 		[15] = {2742423, 0x00, 0x21, ERRATA_A710_2742423},
332 		[16] = {2768515, 0x00, 0x21, ERRATA_A710_2768515},
333 		[17 ... ERRATA_LIST_END] = UNDEF_ERRATA,
334 	}
335 },
336 #endif /* CORTEX_A710_H_INC */
337 
338 #if NEOVERSE_N2_H_INC
339 {
340 	.cpu_partnumber = NEOVERSE_N2_MIDR,
341 	.cpu_errata_list = {
342 		[0] = {2002655, 0x00, 0x00, ERRATA_N2_2002655},
343 		[1] = {2009478, 0x00, 0x00, ERRATA_N2_2009478},
344 		[2] = {2025414, 0x00, 0x00, ERRATA_N2_2025414},
345 		[3] = {2067956, 0x00, 0x00, ERRATA_N2_2067956},
346 		[4] = {2138953, 0x00, 0x03, ERRATA_N2_2138953},
347 		[5] = {2138956, 0x00, 0x00, ERRATA_N2_2138956},
348 		[6] = {2138958, 0x00, 0x00, ERRATA_N2_2138958},
349 		[7] = {2189731, 0x00, 0x00, ERRATA_N2_2189731},
350 		[8] = {2242400, 0x00, 0x00, ERRATA_N2_2242400},
351 		[9] = {2242415, 0x00, 0x00, ERRATA_N2_2242415},
352 		[10] = {2280757, 0x00, 0x00, ERRATA_N2_2280757},
353 		[11] = {2326639, 0x00, 0x00, ERRATA_N2_2326639},
354 		[12] = {2340933, 0x00, 0x00, ERRATA_N2_2340933},
355 		[13] = {2346952, 0x00, 0x02, ERRATA_N2_2346952},
356 		[14] = {2376738, 0x00, 0x00, ERRATA_N2_2376738},
357 		[15] = {2388450, 0x00, 0x00, ERRATA_N2_2388450},
358 		[16] = {2728475, 0x00, 0x02, ERRATA_N2_2728475, \
359 			ERRATA_NON_ARM_INTERCONNECT},
360 		[17] = {2743014, 0x00, 0x02, ERRATA_N2_2743014},
361 		[18] = {2743089, 0x00, 0x02, ERRATA_N2_2743089},
362 		[19] = {2779511, 0x00, 0x02, ERRATA_N2_2779511},
363 		[20 ... ERRATA_LIST_END] = UNDEF_ERRATA,
364 	}
365 },
366 #endif /* NEOVERSE_N2_H_INC */
367 
368 #if CORTEX_X2_H_INC
369 {
370 	.cpu_partnumber = CORTEX_X2_MIDR,
371 	.cpu_errata_list = {
372 		[0] = {2002765, 0x00, 0x20, ERRATA_X2_2002765},
373 		[1] = {2017096, 0x00, 0x20, ERRATA_X2_2017096},
374 		[2] = {2058056, 0x00, 0x21, ERRATA_X2_2058056},
375 		[3] = {2081180, 0x00, 0x20, ERRATA_X2_2081180},
376 		[4] = {2083908, 0x20, 0x20, ERRATA_X2_2083908},
377 		[5] = {2147715, 0x20, 0x20, ERRATA_X2_2147715},
378 		[6] = {2216384, 0x00, 0x20, ERRATA_X2_2216384},
379 		[7] = {2282622, 0x00, 0x21, ERRATA_X2_2282622},
380 		[8] = {2371105, 0x00, 0x20, ERRATA_X2_2371105},
381 		[9] = {2701952, 0x00, 0x21, ERRATA_X2_2701952, \
382 			ERRATA_NON_ARM_INTERCONNECT},
383 		[10] = {2742423, 0x00, 0x21, ERRATA_X2_2742423},
384 		[11] = {2768515, 0x00, 0x21, ERRATA_X2_2768515},
385 		[12 ... ERRATA_LIST_END] = UNDEF_ERRATA,
386 	}
387 },
388 #endif /* CORTEX_X2_H_INC */
389 
390 #if CORTEX_A510_H_INC
391 {
392 	.cpu_partnumber = CORTEX_A510_MIDR,
393 	.cpu_errata_list = {
394 		[0] = {1922240, 0x00, 0x00, ERRATA_A510_1922240},
395 		[1] = {2041909, 0x02, 0x02, ERRATA_A510_2041909},
396 		[2] = {2042739, 0x00, 0x02, ERRATA_A510_2042739},
397 		[3] = {2080326, 0x02, 0x02, ERRATA_A510_2080326},
398 		[4] = {2172148, 0x00, 0x10, ERRATA_A510_2172148},
399 		[5] = {2218950, 0x00, 0x10, ERRATA_A510_2218950},
400 		[6] = {2250311, 0x00, 0x10, ERRATA_A510_2250311},
401 		[7] = {2288014, 0x00, 0x10, ERRATA_A510_2288014},
402 		[8] = {2347730, 0x00, 0x11, ERRATA_A510_2347730},
403 		[9] = {2371937, 0x00, 0x11, ERRATA_A510_2371937},
404 		[10] = {2666669, 0x00, 0x11, ERRATA_A510_2666669},
405 		[11] = {2684597, 0x00, 0x12, ERRATA_A510_2684597},
406 		[12 ... ERRATA_LIST_END] = UNDEF_ERRATA,
407 	}
408 },
409 #endif /* CORTEX_A510_H_INC */
410 
411 #if NEOVERSE_V2_H_INC
412 {
413 	.cpu_partnumber = NEOVERSE_V2_MIDR,
414 	.cpu_errata_list = {
415 		[0] = {2331132, 0x00, 0x02, ERRATA_V2_2331132},
416 		[1] = {2719103, 0x00, 0x01, ERRATA_V2_2719103, \
417 			ERRATA_NON_ARM_INTERCONNECT},
418 		[2] = {2719105, 0x00, 0x01, ERRATA_V2_2719105},
419 		[3] = {2743011, 0x00, 0x01, ERRATA_V2_2743011},
420 		[4] = {2779510, 0x00, 0x01, ERRATA_V2_2779510},
421 		[5] = {2801372, 0x00, 0x01, ERRATA_V2_2801372},
422 		[6 ... ERRATA_LIST_END] = UNDEF_ERRATA,
423 	}
424 },
425 #endif /* NEOVERSE_V2_H_INC */
426 
427 #if CORTEX_A715_H_INC
428 {
429 	.cpu_partnumber = CORTEX_A715_MIDR,
430 	.cpu_errata_list = {
431 		[0] = {2701951, 0x00, 0x11, ERRATA_A715_2701951, \
432 			ERRATA_NON_ARM_INTERCONNECT},
433 		[1 ... ERRATA_LIST_END] = UNDEF_ERRATA,
434 	}
435 },
436 #endif /* CORTEX_A715_H_INC */
437 
438 #if CORTEX_X3_H_INC
439 {
440 	.cpu_partnumber = CORTEX_X3_MIDR,
441 	.cpu_errata_list = {
442 		[0] = {2070301, 0x00, 0x12, ERRATA_X3_2070301},
443 		[1] = {2313909, 0x00, 0x10, ERRATA_X3_2313909},
444 		[2] = {2615812, 0x00, 0x11, ERRATA_X3_2615812},
445 		[3] = {2742421, 0x00, 0x11, ERRATA_X3_2742421},
446 		[4 ... ERRATA_LIST_END] = UNDEF_ERRATA,
447 	}
448 },
449 #endif /* CORTEX_X3_H_INC */
450 };
451 
452 /*
453  * Function to do binary search and check for the specific errata ID
454  * in the array of structures specific to the cpu identified.
455  */
456 int32_t binary_search(struct em_cpu_list *ptr, uint32_t erratum_id, uint8_t rxpx_val)
457 {
458 	int low_index = 0U, mid_index = 0U;
459 
460 	int high_index = MAX_ERRATA_ENTRIES - 1;
461 
462 	assert(ptr != NULL);
463 
464 	/*
465 	 * Pointer to the errata list of the cpu that matches
466 	 * extracted partnumber in the cpu list
467 	 */
468 	struct em_cpu *erratum_ptr = NULL;
469 
470 	while (low_index <= high_index) {
471 		mid_index = (low_index + high_index) / 2;
472 
473 		erratum_ptr = &ptr->cpu_errata_list[mid_index];
474 		assert(erratum_ptr != NULL);
475 
476 		if (erratum_id < erratum_ptr->em_errata_id) {
477 			high_index = mid_index - 1;
478 		} else if (erratum_id > erratum_ptr->em_errata_id) {
479 			low_index = mid_index + 1;
480 		} else if (erratum_id == erratum_ptr->em_errata_id) {
481 			if (RXPX_RANGE(rxpx_val, erratum_ptr->em_rxpx_lo, \
482 				erratum_ptr->em_rxpx_hi)) {
483 				if ((erratum_ptr->errata_enabled) && \
484 				(!(erratum_ptr->non_arm_interconnect))) {
485 					return EM_HIGHER_EL_MITIGATION;
486 				}
487 				return EM_AFFECTED;
488 			}
489 			return EM_NOT_AFFECTED;
490 		}
491 	}
492 	/* no matching errata ID */
493 	return EM_UNKNOWN_ERRATUM;
494 }
495 
496 /* Function to check if the errata exists for the specific CPU and rxpx */
497 int32_t verify_errata_implemented(uint32_t errata_id, uint32_t forward_flag)
498 {
499 	/*
500 	 * Read MIDR value and extract the revision, variant and partnumber
501 	 */
502 	static uint32_t midr_val, cpu_partnum;
503 	static uint8_t  cpu_rxpx_val;
504 	int32_t ret_val = EM_UNKNOWN_ERRATUM;
505 
506 	/* Determine the number of cpu listed in the cpu list */
507 	uint8_t size_cpulist = ARRAY_SIZE(cpu_list);
508 
509 	/* Read the midr reg to extract cpu, revision and variant info */
510 	midr_val = read_midr();
511 
512 	/* Extract revision and variant from the MIDR register */
513 	cpu_rxpx_val = cpu_get_rev_var();
514 
515 	/* Extract the cpu partnumber and check if the cpu is in the cpu list */
516 	cpu_partnum = EXTRACT_PARTNUM(midr_val);
517 
518 	for (uint8_t i = 0; i < size_cpulist; i++) {
519 		cpu_ptr = &cpu_list[i];
520 		uint16_t partnum_extracted = EXTRACT_PARTNUM(cpu_ptr->cpu_partnumber);
521 
522 		if (partnum_extracted == cpu_partnum) {
523 			/*
524 			 * If the midr value is in the cpu list, binary search
525 			 * for the errata ID and specific revision in the list.
526 			 */
527 			ret_val = binary_search(cpu_ptr, errata_id, cpu_rxpx_val);
528 			break;
529 		}
530 	}
531 	return ret_val;
532 }
533 
534 /* Predicate indicating that a function id is part of EM_ABI */
535 bool is_errata_fid(uint32_t smc_fid)
536 {
537 	return ((smc_fid == ARM_EM_VERSION) ||
538 		(smc_fid == ARM_EM_FEATURES) ||
539 		(smc_fid == ARM_EM_CPU_ERRATUM_FEATURES));
540 
541 }
542 
543 bool validate_spsr_mode(void)
544 {
545 	/* In AArch64, if the caller is EL1, return true */
546 
547 	#if __aarch64__
548 		if (GET_EL(read_spsr_el3()) == MODE_EL1) {
549 			return true;
550 		}
551 		return false;
552 	#else
553 
554 	/* In AArch32, if in system/svc mode, return true */
555 		uint8_t read_el_state = GET_M32(read_spsr());
556 
557 		if ((read_el_state == (MODE32_svc)) || (read_el_state == MODE32_sys)) {
558 			return true;
559 		}
560 		return false;
561 	#endif /* __aarch64__ */
562 }
563 
564 uintptr_t errata_abi_smc_handler(uint32_t smc_fid, u_register_t x1,
565 				u_register_t x2, u_register_t x3, u_register_t x4,
566 				void *cookie, void *handle, u_register_t flags)
567 {
568 	int32_t ret_id = EM_UNKNOWN_ERRATUM;
569 
570 	switch (smc_fid) {
571 	case ARM_EM_VERSION:
572 		SMC_RET1(handle, MAKE_SMCCC_VERSION(
573 			EM_VERSION_MAJOR, EM_VERSION_MINOR
574 		));
575 		break; /* unreachable */
576 	case ARM_EM_FEATURES:
577 		if (is_errata_fid((uint32_t)x1)) {
578 			SMC_RET1(handle, EM_SUCCESS);
579 		}
580 
581 		SMC_RET1(handle, EM_NOT_SUPPORTED);
582 		break; /* unreachable */
583 	case ARM_EM_CPU_ERRATUM_FEATURES:
584 
585 		/*
586 		 * If the forward flag is greater than zero and the calling EL
587 		 * is EL1 in AArch64 or in system mode or svc mode in case of AArch32,
588 		 * return Invalid Parameters.
589 		 */
590 		if (((uint32_t)x2 != 0) && (validate_spsr_mode())) {
591 			SMC_RET1(handle, EM_INVALID_PARAMETERS);
592 		}
593 		ret_id = verify_errata_implemented((uint32_t)x1, (uint32_t)x2);
594 		SMC_RET1(handle, ret_id);
595 		break; /* unreachable */
596 	default:
597 		{
598 		   WARN("Unimplemented Errata ABI Service Call: 0x%x\n", smc_fid);
599 		   SMC_RET1(handle, EM_UNKNOWN_ERRATUM);
600 		   break; /* unreachable */
601 		}
602 	}
603 }
604