xref: /rk3399_ARM-atf/services/std_svc/drtm/drtm_main.c (revision b1392f429cdd368ea2b8e183a1ac0fb31deaf694)
1e62748e3SManish V Badarkhe /*
2e62748e3SManish V Badarkhe  * Copyright (c) 2022 Arm Limited. All rights reserved.
3e62748e3SManish V Badarkhe  *
4e62748e3SManish V Badarkhe  * SPDX-License-Identifier:    BSD-3-Clause
5e62748e3SManish V Badarkhe  *
6e62748e3SManish V Badarkhe  * DRTM service
7e62748e3SManish V Badarkhe  *
8e62748e3SManish V Badarkhe  * Authors:
9e62748e3SManish V Badarkhe  *	Lucian Paul-Trifu <lucian.paultrifu@gmail.com>
10e62748e3SManish V Badarkhe  *	Brian Nezvadovitz <brinez@microsoft.com> 2021-02-01
11e62748e3SManish V Badarkhe  */
12e62748e3SManish V Badarkhe 
13e62748e3SManish V Badarkhe #include <stdint.h>
14e62748e3SManish V Badarkhe 
15d54792bdSManish V Badarkhe #include <arch.h>
16d54792bdSManish V Badarkhe #include <arch_helpers.h>
172a1cdee4Sjohpow01 #include <common/bl_common.h>
18e62748e3SManish V Badarkhe #include <common/debug.h>
19e62748e3SManish V Badarkhe #include <common/runtime_svc.h>
20d54792bdSManish V Badarkhe #include <drivers/auth/crypto_mod.h>
21e62748e3SManish V Badarkhe #include "drtm_main.h"
222090e552SManish V Badarkhe #include "drtm_measurements.h"
231436e37dSManish V Badarkhe #include "drtm_remediation.h"
24d1747e1bSManish Pandey #include <lib/el3_runtime/context_mgmt.h>
25bd6cc0b2SManish Pandey #include <lib/psci/psci_lib.h>
262a1cdee4Sjohpow01 #include <lib/xlat_tables/xlat_tables_v2.h>
272a1cdee4Sjohpow01 #include <plat/common/platform.h>
28e62748e3SManish V Badarkhe #include <services/drtm_svc.h>
29*b1392f42SManish Pandey #include <services/sdei.h>
302a1cdee4Sjohpow01 #include <platform_def.h>
31e62748e3SManish V Badarkhe 
322a1cdee4Sjohpow01 /* Structure to store DRTM features specific to the platform. */
332a1cdee4Sjohpow01 static drtm_features_t plat_drtm_features;
342a1cdee4Sjohpow01 
352a1cdee4Sjohpow01 /* DRTM-formatted memory map. */
362a1cdee4Sjohpow01 static drtm_memory_region_descriptor_table_t *plat_drtm_mem_map;
37d54792bdSManish V Badarkhe 
38d42119ccSManish V Badarkhe /* DLME header */
39d42119ccSManish V Badarkhe struct_dlme_data_header dlme_data_hdr_init;
40d42119ccSManish V Badarkhe 
41d42119ccSManish V Badarkhe /* Minimum data memory requirement */
42d42119ccSManish V Badarkhe uint64_t dlme_data_min_size;
43d42119ccSManish V Badarkhe 
44e62748e3SManish V Badarkhe int drtm_setup(void)
45e62748e3SManish V Badarkhe {
46d54792bdSManish V Badarkhe 	bool rc;
472a1cdee4Sjohpow01 	const plat_drtm_tpm_features_t *plat_tpm_feat;
482a1cdee4Sjohpow01 	const plat_drtm_dma_prot_features_t *plat_dma_prot_feat;
49d54792bdSManish V Badarkhe 
50e62748e3SManish V Badarkhe 	INFO("DRTM service setup\n");
51e62748e3SManish V Badarkhe 
522a1cdee4Sjohpow01 	/* Read boot PE ID from MPIDR */
532a1cdee4Sjohpow01 	plat_drtm_features.boot_pe_id = read_mpidr_el1() & MPIDR_AFFINITY_MASK;
54d54792bdSManish V Badarkhe 
55d54792bdSManish V Badarkhe 	rc = drtm_dma_prot_init();
56d54792bdSManish V Badarkhe 	if (rc) {
57d54792bdSManish V Badarkhe 		return INTERNAL_ERROR;
58d54792bdSManish V Badarkhe 	}
59d54792bdSManish V Badarkhe 
60d54792bdSManish V Badarkhe 	/*
61d54792bdSManish V Badarkhe 	 * initialise the platform supported crypto module that will
62d54792bdSManish V Badarkhe 	 * be used by the DRTM-service to calculate hash of DRTM-
63d54792bdSManish V Badarkhe 	 * implementation specific components
64d54792bdSManish V Badarkhe 	 */
65d54792bdSManish V Badarkhe 	crypto_mod_init();
66d54792bdSManish V Badarkhe 
672a1cdee4Sjohpow01 	/* Build DRTM-compatible address map. */
682a1cdee4Sjohpow01 	plat_drtm_mem_map = drtm_build_address_map();
692a1cdee4Sjohpow01 	if (plat_drtm_mem_map == NULL) {
702a1cdee4Sjohpow01 		return INTERNAL_ERROR;
712a1cdee4Sjohpow01 	}
722a1cdee4Sjohpow01 
732a1cdee4Sjohpow01 	/* Get DRTM features from platform hooks. */
742a1cdee4Sjohpow01 	plat_tpm_feat = plat_drtm_get_tpm_features();
752a1cdee4Sjohpow01 	if (plat_tpm_feat == NULL) {
762a1cdee4Sjohpow01 		return INTERNAL_ERROR;
772a1cdee4Sjohpow01 	}
782a1cdee4Sjohpow01 
792a1cdee4Sjohpow01 	plat_dma_prot_feat = plat_drtm_get_dma_prot_features();
802a1cdee4Sjohpow01 	if (plat_dma_prot_feat == NULL) {
812a1cdee4Sjohpow01 		return INTERNAL_ERROR;
822a1cdee4Sjohpow01 	}
832a1cdee4Sjohpow01 
842a1cdee4Sjohpow01 	/*
852a1cdee4Sjohpow01 	 * Add up minimum DLME data memory.
862a1cdee4Sjohpow01 	 *
872a1cdee4Sjohpow01 	 * For systems with complete DMA protection there is only one entry in
882a1cdee4Sjohpow01 	 * the protected regions table.
892a1cdee4Sjohpow01 	 */
902a1cdee4Sjohpow01 	if (plat_dma_prot_feat->dma_protection_support ==
912a1cdee4Sjohpow01 			ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_COMPLETE) {
922a1cdee4Sjohpow01 		dlme_data_min_size =
932a1cdee4Sjohpow01 			sizeof(drtm_memory_region_descriptor_table_t) +
942a1cdee4Sjohpow01 			sizeof(drtm_mem_region_t);
95d42119ccSManish V Badarkhe 		dlme_data_hdr_init.dlme_prot_regions_size = dlme_data_min_size;
962a1cdee4Sjohpow01 	} else {
972a1cdee4Sjohpow01 		/*
982a1cdee4Sjohpow01 		 * TODO set protected regions table size based on platform DMA
992a1cdee4Sjohpow01 		 * protection configuration
1002a1cdee4Sjohpow01 		 */
1012a1cdee4Sjohpow01 		panic();
1022a1cdee4Sjohpow01 	}
1032a1cdee4Sjohpow01 
104d42119ccSManish V Badarkhe 	dlme_data_hdr_init.dlme_addr_map_size = drtm_get_address_map_size();
105d42119ccSManish V Badarkhe 	dlme_data_hdr_init.dlme_tcb_hashes_table_size =
106d42119ccSManish V Badarkhe 				plat_drtm_get_tcb_hash_table_size();
107d42119ccSManish V Badarkhe 	dlme_data_hdr_init.dlme_impdef_region_size =
108d42119ccSManish V Badarkhe 				plat_drtm_get_imp_def_dlme_region_size();
109d42119ccSManish V Badarkhe 
110d42119ccSManish V Badarkhe 	dlme_data_min_size += dlme_data_hdr_init.dlme_addr_map_size +
1112a1cdee4Sjohpow01 			      PLAT_DRTM_EVENT_LOG_MAX_SIZE +
112d42119ccSManish V Badarkhe 			      dlme_data_hdr_init.dlme_tcb_hashes_table_size +
113d42119ccSManish V Badarkhe 			      dlme_data_hdr_init.dlme_impdef_region_size;
1142a1cdee4Sjohpow01 
1152a1cdee4Sjohpow01 	dlme_data_min_size = page_align(dlme_data_min_size, UP)/PAGE_SIZE;
1162a1cdee4Sjohpow01 
1172a1cdee4Sjohpow01 	/* Fill out platform DRTM features structure */
1182a1cdee4Sjohpow01 	/* Only support default PCR schema (0x1) in this implementation. */
1192a1cdee4Sjohpow01 	ARM_DRTM_TPM_FEATURES_SET_PCR_SCHEMA(plat_drtm_features.tpm_features,
1202a1cdee4Sjohpow01 		ARM_DRTM_TPM_FEATURES_PCR_SCHEMA_DEFAULT);
1212a1cdee4Sjohpow01 	ARM_DRTM_TPM_FEATURES_SET_TPM_HASH(plat_drtm_features.tpm_features,
1222a1cdee4Sjohpow01 		plat_tpm_feat->tpm_based_hash_support);
1232a1cdee4Sjohpow01 	ARM_DRTM_TPM_FEATURES_SET_FW_HASH(plat_drtm_features.tpm_features,
1242a1cdee4Sjohpow01 		plat_tpm_feat->firmware_hash_algorithm);
1252a1cdee4Sjohpow01 	ARM_DRTM_MIN_MEM_REQ_SET_MIN_DLME_DATA_SIZE(plat_drtm_features.minimum_memory_requirement,
1262a1cdee4Sjohpow01 		dlme_data_min_size);
1272a1cdee4Sjohpow01 	ARM_DRTM_MIN_MEM_REQ_SET_DCE_SIZE(plat_drtm_features.minimum_memory_requirement,
1282a1cdee4Sjohpow01 		plat_drtm_get_min_size_normal_world_dce());
1292a1cdee4Sjohpow01 	ARM_DRTM_DMA_PROT_FEATURES_SET_MAX_REGIONS(plat_drtm_features.dma_prot_features,
1302a1cdee4Sjohpow01 		plat_dma_prot_feat->max_num_mem_prot_regions);
1312a1cdee4Sjohpow01 	ARM_DRTM_DMA_PROT_FEATURES_SET_DMA_SUPPORT(plat_drtm_features.dma_prot_features,
1322a1cdee4Sjohpow01 		plat_dma_prot_feat->dma_protection_support);
1332a1cdee4Sjohpow01 	ARM_DRTM_TCB_HASH_FEATURES_SET_MAX_NUM_HASHES(plat_drtm_features.tcb_hash_features,
1342a1cdee4Sjohpow01 		plat_drtm_get_tcb_hash_features());
1352a1cdee4Sjohpow01 
136e62748e3SManish V Badarkhe 	return 0;
137e62748e3SManish V Badarkhe }
138e62748e3SManish V Badarkhe 
139e9467afbSManish V Badarkhe static inline uint64_t drtm_features_tpm(void *ctx)
140e9467afbSManish V Badarkhe {
141e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* TPM feature is supported */
142e9467afbSManish V Badarkhe 		 plat_drtm_features.tpm_features);
143e9467afbSManish V Badarkhe }
144e9467afbSManish V Badarkhe 
145e9467afbSManish V Badarkhe static inline uint64_t drtm_features_mem_req(void *ctx)
146e9467afbSManish V Badarkhe {
147e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* memory req Feature is supported */
148e9467afbSManish V Badarkhe 		 plat_drtm_features.minimum_memory_requirement);
149e9467afbSManish V Badarkhe }
150e9467afbSManish V Badarkhe 
151e9467afbSManish V Badarkhe static inline uint64_t drtm_features_boot_pe_id(void *ctx)
152e9467afbSManish V Badarkhe {
153e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* Boot PE feature is supported */
154e9467afbSManish V Badarkhe 		 plat_drtm_features.boot_pe_id);
155e9467afbSManish V Badarkhe }
156e9467afbSManish V Badarkhe 
157e9467afbSManish V Badarkhe static inline uint64_t drtm_features_dma_prot(void *ctx)
158e9467afbSManish V Badarkhe {
159e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* DMA protection feature is supported */
160e9467afbSManish V Badarkhe 		 plat_drtm_features.dma_prot_features);
161e9467afbSManish V Badarkhe }
162e9467afbSManish V Badarkhe 
163e9467afbSManish V Badarkhe static inline uint64_t drtm_features_tcb_hashes(void *ctx)
164e9467afbSManish V Badarkhe {
165e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* TCB hash feature is supported */
166e9467afbSManish V Badarkhe 		 plat_drtm_features.tcb_hash_features);
167e9467afbSManish V Badarkhe }
168e9467afbSManish V Badarkhe 
169bd6cc0b2SManish Pandey static enum drtm_retc drtm_dl_check_caller_el(void *ctx)
170bd6cc0b2SManish Pandey {
171bd6cc0b2SManish Pandey 	uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3);
172bd6cc0b2SManish Pandey 	uint64_t dl_caller_el;
173bd6cc0b2SManish Pandey 	uint64_t dl_caller_aarch;
174bd6cc0b2SManish Pandey 
175bd6cc0b2SManish Pandey 	dl_caller_el = spsr_el3 >> MODE_EL_SHIFT & MODE_EL_MASK;
176bd6cc0b2SManish Pandey 	dl_caller_aarch = spsr_el3 >> MODE_RW_SHIFT & MODE_RW_MASK;
177bd6cc0b2SManish Pandey 
178bd6cc0b2SManish Pandey 	/* Caller's security state is checked from drtm_smc_handle function */
179bd6cc0b2SManish Pandey 
180bd6cc0b2SManish Pandey 	/* Caller can be NS-EL2/EL1 */
181bd6cc0b2SManish Pandey 	if (dl_caller_el == MODE_EL3) {
182bd6cc0b2SManish Pandey 		ERROR("DRTM: invalid launch from EL3\n");
183bd6cc0b2SManish Pandey 		return DENIED;
184bd6cc0b2SManish Pandey 	}
185bd6cc0b2SManish Pandey 
186bd6cc0b2SManish Pandey 	if (dl_caller_aarch != MODE_RW_64) {
187bd6cc0b2SManish Pandey 		ERROR("DRTM: invalid launch from non-AArch64 execution state\n");
188bd6cc0b2SManish Pandey 		return DENIED;
189bd6cc0b2SManish Pandey 	}
190bd6cc0b2SManish Pandey 
191bd6cc0b2SManish Pandey 	return SUCCESS;
192bd6cc0b2SManish Pandey }
193bd6cc0b2SManish Pandey 
194bd6cc0b2SManish Pandey static enum drtm_retc drtm_dl_check_cores(void)
195bd6cc0b2SManish Pandey {
196bd6cc0b2SManish Pandey 	bool running_on_single_core;
197bd6cc0b2SManish Pandey 	uint64_t this_pe_aff_value = read_mpidr_el1() & MPIDR_AFFINITY_MASK;
198bd6cc0b2SManish Pandey 
199bd6cc0b2SManish Pandey 	if (this_pe_aff_value != plat_drtm_features.boot_pe_id) {
200bd6cc0b2SManish Pandey 		ERROR("DRTM: invalid launch on a non-boot PE\n");
201bd6cc0b2SManish Pandey 		return DENIED;
202bd6cc0b2SManish Pandey 	}
203bd6cc0b2SManish Pandey 
204bd6cc0b2SManish Pandey 	running_on_single_core = psci_is_last_on_cpu_safe();
205bd6cc0b2SManish Pandey 	if (!running_on_single_core) {
206bd6cc0b2SManish Pandey 		ERROR("DRTM: invalid launch due to non-boot PE not being turned off\n");
207bd6cc0b2SManish Pandey 		return DENIED;
208bd6cc0b2SManish Pandey 	}
209bd6cc0b2SManish Pandey 
210bd6cc0b2SManish Pandey 	return SUCCESS;
211bd6cc0b2SManish Pandey }
212bd6cc0b2SManish Pandey 
213d42119ccSManish V Badarkhe static enum drtm_retc drtm_dl_prepare_dlme_data(const struct_drtm_dl_args *args)
21440e1fad6SManish Pandey {
215d42119ccSManish V Badarkhe 	int rc;
216d42119ccSManish V Badarkhe 	uint64_t dlme_data_paddr;
217d42119ccSManish V Badarkhe 	size_t dlme_data_max_size;
218d42119ccSManish V Badarkhe 	uintptr_t dlme_data_mapping;
219d42119ccSManish V Badarkhe 	struct_dlme_data_header *dlme_data_hdr;
220d42119ccSManish V Badarkhe 	uint8_t *dlme_data_cursor;
221d42119ccSManish V Badarkhe 	size_t dlme_data_mapping_bytes;
222d42119ccSManish V Badarkhe 	size_t serialised_bytes_actual;
22340e1fad6SManish Pandey 
224d42119ccSManish V Badarkhe 	dlme_data_paddr = args->dlme_paddr + args->dlme_data_off;
225d42119ccSManish V Badarkhe 	dlme_data_max_size = args->dlme_size - args->dlme_data_off;
226d42119ccSManish V Badarkhe 
227d42119ccSManish V Badarkhe 	/*
228d42119ccSManish V Badarkhe 	 * The capacity of the given DLME data region is checked when
229d42119ccSManish V Badarkhe 	 * the other dynamic launch arguments are.
230d42119ccSManish V Badarkhe 	 */
231d42119ccSManish V Badarkhe 	if (dlme_data_max_size < dlme_data_min_size) {
232d42119ccSManish V Badarkhe 		ERROR("%s: assertion failed:"
233d42119ccSManish V Badarkhe 		      " dlme_data_max_size (%ld) < dlme_data_total_bytes_req (%ld)\n",
234d42119ccSManish V Badarkhe 		      __func__, dlme_data_max_size, dlme_data_min_size);
235d42119ccSManish V Badarkhe 		panic();
236d42119ccSManish V Badarkhe 	}
237d42119ccSManish V Badarkhe 
238d42119ccSManish V Badarkhe 	/* Map the DLME data region as NS memory. */
239d42119ccSManish V Badarkhe 	dlme_data_mapping_bytes = ALIGNED_UP(dlme_data_max_size, DRTM_PAGE_SIZE);
240d42119ccSManish V Badarkhe 	rc = mmap_add_dynamic_region_alloc_va(dlme_data_paddr,
241d42119ccSManish V Badarkhe 					      &dlme_data_mapping,
242d42119ccSManish V Badarkhe 					      dlme_data_mapping_bytes,
243d42119ccSManish V Badarkhe 					      MT_RW_DATA | MT_NS |
244d42119ccSManish V Badarkhe 					      MT_SHAREABILITY_ISH);
245d42119ccSManish V Badarkhe 	if (rc != 0) {
246d42119ccSManish V Badarkhe 		WARN("DRTM: %s: mmap_add_dynamic_region() failed rc=%d\n",
247d42119ccSManish V Badarkhe 		     __func__, rc);
248d42119ccSManish V Badarkhe 		return INTERNAL_ERROR;
249d42119ccSManish V Badarkhe 	}
250d42119ccSManish V Badarkhe 	dlme_data_hdr = (struct_dlme_data_header *)dlme_data_mapping;
251d42119ccSManish V Badarkhe 	dlme_data_cursor = (uint8_t *)dlme_data_hdr + sizeof(*dlme_data_hdr);
252d42119ccSManish V Badarkhe 
253d42119ccSManish V Badarkhe 	memcpy(dlme_data_hdr, (const void *)&dlme_data_hdr_init,
254d42119ccSManish V Badarkhe 	       sizeof(*dlme_data_hdr));
255d42119ccSManish V Badarkhe 
256d42119ccSManish V Badarkhe 	/* Set the header version and size. */
257d42119ccSManish V Badarkhe 	dlme_data_hdr->version = 1;
258d42119ccSManish V Badarkhe 	dlme_data_hdr->this_hdr_size = sizeof(*dlme_data_hdr);
259d42119ccSManish V Badarkhe 
260d42119ccSManish V Badarkhe 	/* Prepare DLME protected regions. */
261d42119ccSManish V Badarkhe 	drtm_dma_prot_serialise_table(dlme_data_cursor,
262d42119ccSManish V Badarkhe 				      &serialised_bytes_actual);
263d42119ccSManish V Badarkhe 	assert(serialised_bytes_actual ==
264d42119ccSManish V Badarkhe 	       dlme_data_hdr->dlme_prot_regions_size);
265d42119ccSManish V Badarkhe 	dlme_data_cursor += serialised_bytes_actual;
266d42119ccSManish V Badarkhe 
267d42119ccSManish V Badarkhe 	/* Prepare DLME address map. */
268d42119ccSManish V Badarkhe 	if (plat_drtm_mem_map != NULL) {
269d42119ccSManish V Badarkhe 		memcpy(dlme_data_cursor, plat_drtm_mem_map,
270d42119ccSManish V Badarkhe 		       dlme_data_hdr->dlme_addr_map_size);
271d42119ccSManish V Badarkhe 	} else {
272d42119ccSManish V Badarkhe 		WARN("DRTM: DLME address map is not in the cache\n");
273d42119ccSManish V Badarkhe 	}
274d42119ccSManish V Badarkhe 	dlme_data_cursor += dlme_data_hdr->dlme_addr_map_size;
275d42119ccSManish V Badarkhe 
276d42119ccSManish V Badarkhe 	/* Prepare DRTM event log for DLME. */
277d42119ccSManish V Badarkhe 	drtm_serialise_event_log(dlme_data_cursor, &serialised_bytes_actual);
278d42119ccSManish V Badarkhe 	assert(serialised_bytes_actual <= PLAT_DRTM_EVENT_LOG_MAX_SIZE);
279d42119ccSManish V Badarkhe 	dlme_data_hdr->dlme_tpm_log_size = serialised_bytes_actual;
280d42119ccSManish V Badarkhe 	dlme_data_cursor += serialised_bytes_actual;
281d42119ccSManish V Badarkhe 
282d42119ccSManish V Badarkhe 	/*
283d42119ccSManish V Badarkhe 	 * TODO: Prepare the TCB hashes for DLME, currently its size
284d42119ccSManish V Badarkhe 	 * 0
285d42119ccSManish V Badarkhe 	 */
286d42119ccSManish V Badarkhe 	dlme_data_cursor += dlme_data_hdr->dlme_tcb_hashes_table_size;
287d42119ccSManish V Badarkhe 
288d42119ccSManish V Badarkhe 	/* Implementation-specific region size is unused. */
289d42119ccSManish V Badarkhe 	dlme_data_cursor += dlme_data_hdr->dlme_impdef_region_size;
290d42119ccSManish V Badarkhe 
291d42119ccSManish V Badarkhe 	/*
292d42119ccSManish V Badarkhe 	 * Prepare DLME data size, includes all data region referenced above
293d42119ccSManish V Badarkhe 	 * alongwith the DLME data header
294d42119ccSManish V Badarkhe 	 */
295d42119ccSManish V Badarkhe 	dlme_data_hdr->dlme_data_size = dlme_data_cursor - (uint8_t *)dlme_data_hdr;
296d42119ccSManish V Badarkhe 
297d42119ccSManish V Badarkhe 	/* Unmap the DLME data region. */
298d42119ccSManish V Badarkhe 	rc = mmap_remove_dynamic_region(dlme_data_mapping, dlme_data_mapping_bytes);
299d42119ccSManish V Badarkhe 	if (rc != 0) {
300d42119ccSManish V Badarkhe 		ERROR("%s(): mmap_remove_dynamic_region() failed"
301d42119ccSManish V Badarkhe 		      " unexpectedly rc=%d\n", __func__, rc);
302d42119ccSManish V Badarkhe 		panic();
303d42119ccSManish V Badarkhe 	}
30440e1fad6SManish Pandey 
30540e1fad6SManish Pandey 	return SUCCESS;
30640e1fad6SManish Pandey }
30740e1fad6SManish Pandey 
30840e1fad6SManish Pandey /*
30940e1fad6SManish Pandey  * Note: accesses to the dynamic launch args, and to the DLME data are
31040e1fad6SManish Pandey  * little-endian as required, thanks to TF-A BL31 init requirements.
31140e1fad6SManish Pandey  */
31240e1fad6SManish Pandey static enum drtm_retc drtm_dl_check_args(uint64_t x1,
31340e1fad6SManish Pandey 					 struct_drtm_dl_args *a_out)
31440e1fad6SManish Pandey {
31540e1fad6SManish Pandey 	uint64_t dlme_start, dlme_end;
31640e1fad6SManish Pandey 	uint64_t dlme_img_start, dlme_img_ep, dlme_img_end;
31740e1fad6SManish Pandey 	uint64_t dlme_data_start, dlme_data_end;
31840e1fad6SManish Pandey 	uintptr_t args_mapping;
31940e1fad6SManish Pandey 	size_t args_mapping_size;
32040e1fad6SManish Pandey 	struct_drtm_dl_args *a;
32140e1fad6SManish Pandey 	struct_drtm_dl_args args_buf;
32240e1fad6SManish Pandey 	int rc;
32340e1fad6SManish Pandey 
32440e1fad6SManish Pandey 	if (x1 % DRTM_PAGE_SIZE != 0) {
32540e1fad6SManish Pandey 		ERROR("DRTM: parameters structure is not "
32640e1fad6SManish Pandey 		      DRTM_PAGE_SIZE_STR "-aligned\n");
32740e1fad6SManish Pandey 		return INVALID_PARAMETERS;
32840e1fad6SManish Pandey 	}
32940e1fad6SManish Pandey 
33040e1fad6SManish Pandey 	args_mapping_size = ALIGNED_UP(sizeof(struct_drtm_dl_args), DRTM_PAGE_SIZE);
33140e1fad6SManish Pandey 	rc = mmap_add_dynamic_region_alloc_va(x1, &args_mapping, args_mapping_size,
33240e1fad6SManish Pandey 					      MT_MEMORY | MT_NS | MT_RO |
33340e1fad6SManish Pandey 					      MT_SHAREABILITY_ISH);
33440e1fad6SManish Pandey 	if (rc != 0) {
33540e1fad6SManish Pandey 		WARN("DRTM: %s: mmap_add_dynamic_region() failed rc=%d\n",
33640e1fad6SManish Pandey 		      __func__, rc);
33740e1fad6SManish Pandey 		return INTERNAL_ERROR;
33840e1fad6SManish Pandey 	}
33940e1fad6SManish Pandey 	a = (struct_drtm_dl_args *)args_mapping;
34040e1fad6SManish Pandey 	/*
34140e1fad6SManish Pandey 	 * TODO: invalidate all data cache before reading the data passed by the
34240e1fad6SManish Pandey 	 * DCE Preamble.  This is required to avoid / defend against racing with
34340e1fad6SManish Pandey 	 * cache evictions.
34440e1fad6SManish Pandey 	 */
34540e1fad6SManish Pandey 	args_buf = *a;
34640e1fad6SManish Pandey 
34740e1fad6SManish Pandey 	rc = mmap_remove_dynamic_region(args_mapping, args_mapping_size);
34840e1fad6SManish Pandey 	if (rc) {
34940e1fad6SManish Pandey 		ERROR("%s(): mmap_remove_dynamic_region() failed unexpectedly"
35040e1fad6SManish Pandey 		      " rc=%d\n", __func__, rc);
35140e1fad6SManish Pandey 		panic();
35240e1fad6SManish Pandey 	}
35340e1fad6SManish Pandey 	a = &args_buf;
35440e1fad6SManish Pandey 
35540e1fad6SManish Pandey 	if (a->version != 1) {
35640e1fad6SManish Pandey 		ERROR("DRTM: parameters structure incompatible with major version %d\n",
35740e1fad6SManish Pandey 		      ARM_DRTM_VERSION_MAJOR);
35840e1fad6SManish Pandey 		return NOT_SUPPORTED;
35940e1fad6SManish Pandey 	}
36040e1fad6SManish Pandey 
36140e1fad6SManish Pandey 	if (!(a->dlme_img_off < a->dlme_size &&
36240e1fad6SManish Pandey 	      a->dlme_data_off < a->dlme_size)) {
36340e1fad6SManish Pandey 		ERROR("DRTM: argument offset is outside of the DLME region\n");
36440e1fad6SManish Pandey 		return INVALID_PARAMETERS;
36540e1fad6SManish Pandey 	}
36640e1fad6SManish Pandey 	dlme_start = a->dlme_paddr;
36740e1fad6SManish Pandey 	dlme_end = a->dlme_paddr + a->dlme_size;
36840e1fad6SManish Pandey 	dlme_img_start = a->dlme_paddr + a->dlme_img_off;
36940e1fad6SManish Pandey 	dlme_img_ep = dlme_img_start + a->dlme_img_ep_off;
37040e1fad6SManish Pandey 	dlme_img_end = dlme_img_start + a->dlme_img_size;
37140e1fad6SManish Pandey 	dlme_data_start = a->dlme_paddr + a->dlme_data_off;
37240e1fad6SManish Pandey 	dlme_data_end = dlme_end;
37340e1fad6SManish Pandey 
37440e1fad6SManish Pandey 	/*
37540e1fad6SManish Pandey 	 * TODO: validate that the DLME physical address range is all NS memory,
37640e1fad6SManish Pandey 	 * return INVALID_PARAMETERS if it is not.
37740e1fad6SManish Pandey 	 * Note that this check relies on platform-specific information. For
37840e1fad6SManish Pandey 	 * examples, see psci_plat_pm_ops->validate_ns_entrypoint() or
37940e1fad6SManish Pandey 	 * arm_validate_ns_entrypoint().
38040e1fad6SManish Pandey 	 */
38140e1fad6SManish Pandey 
38240e1fad6SManish Pandey 	/* Check the DLME regions arguments. */
38340e1fad6SManish Pandey 	if ((dlme_start % DRTM_PAGE_SIZE) != 0) {
38440e1fad6SManish Pandey 		ERROR("DRTM: argument DLME region is not "
38540e1fad6SManish Pandey 		      DRTM_PAGE_SIZE_STR "-aligned\n");
38640e1fad6SManish Pandey 		return INVALID_PARAMETERS;
38740e1fad6SManish Pandey 	}
38840e1fad6SManish Pandey 
38940e1fad6SManish Pandey 	if (!(dlme_start < dlme_end &&
39040e1fad6SManish Pandey 	      dlme_start <= dlme_img_start && dlme_img_start < dlme_img_end &&
39140e1fad6SManish Pandey 	      dlme_start <= dlme_data_start && dlme_data_start < dlme_data_end)) {
39240e1fad6SManish Pandey 		ERROR("DRTM: argument DLME region is discontiguous\n");
39340e1fad6SManish Pandey 		return INVALID_PARAMETERS;
39440e1fad6SManish Pandey 	}
39540e1fad6SManish Pandey 
39640e1fad6SManish Pandey 	if (dlme_img_start < dlme_data_end && dlme_data_start < dlme_img_end) {
39740e1fad6SManish Pandey 		ERROR("DRTM: argument DLME regions overlap\n");
39840e1fad6SManish Pandey 		return INVALID_PARAMETERS;
39940e1fad6SManish Pandey 	}
40040e1fad6SManish Pandey 
40140e1fad6SManish Pandey 	/* Check the DLME image region arguments. */
40240e1fad6SManish Pandey 	if ((dlme_img_start % DRTM_PAGE_SIZE) != 0) {
40340e1fad6SManish Pandey 		ERROR("DRTM: argument DLME image region is not "
40440e1fad6SManish Pandey 		      DRTM_PAGE_SIZE_STR "-aligned\n");
40540e1fad6SManish Pandey 		return INVALID_PARAMETERS;
40640e1fad6SManish Pandey 	}
40740e1fad6SManish Pandey 
40840e1fad6SManish Pandey 	if (!(dlme_img_start <= dlme_img_ep && dlme_img_ep < dlme_img_end)) {
40940e1fad6SManish Pandey 		ERROR("DRTM: DLME entry point is outside of the DLME image region\n");
41040e1fad6SManish Pandey 		return INVALID_PARAMETERS;
41140e1fad6SManish Pandey 	}
41240e1fad6SManish Pandey 
41340e1fad6SManish Pandey 	if ((dlme_img_ep % 4) != 0) {
41440e1fad6SManish Pandey 		ERROR("DRTM: DLME image entry point is not 4-byte-aligned\n");
41540e1fad6SManish Pandey 		return INVALID_PARAMETERS;
41640e1fad6SManish Pandey 	}
41740e1fad6SManish Pandey 
41840e1fad6SManish Pandey 	/* Check the DLME data region arguments. */
41940e1fad6SManish Pandey 	if ((dlme_data_start % DRTM_PAGE_SIZE) != 0) {
42040e1fad6SManish Pandey 		ERROR("DRTM: argument DLME data region is not "
42140e1fad6SManish Pandey 		      DRTM_PAGE_SIZE_STR "-aligned\n");
42240e1fad6SManish Pandey 		return INVALID_PARAMETERS;
42340e1fad6SManish Pandey 	}
42440e1fad6SManish Pandey 
425d42119ccSManish V Badarkhe 	if (dlme_data_end - dlme_data_start < dlme_data_min_size) {
42640e1fad6SManish Pandey 		ERROR("DRTM: argument DLME data region is short of %lu bytes\n",
427d42119ccSManish V Badarkhe 		      dlme_data_min_size - (size_t)(dlme_data_end - dlme_data_start));
42840e1fad6SManish Pandey 		return INVALID_PARAMETERS;
42940e1fad6SManish Pandey 	}
43040e1fad6SManish Pandey 
43140e1fad6SManish Pandey 	/* Check the Normal World DCE region arguments. */
43240e1fad6SManish Pandey 	if (a->dce_nwd_paddr != 0) {
43340e1fad6SManish Pandey 		uint32_t dce_nwd_start = a->dce_nwd_paddr;
43440e1fad6SManish Pandey 		uint32_t dce_nwd_end = dce_nwd_start + a->dce_nwd_size;
43540e1fad6SManish Pandey 
43640e1fad6SManish Pandey 		if (!(dce_nwd_start < dce_nwd_end)) {
43740e1fad6SManish Pandey 			ERROR("DRTM: argument Normal World DCE region is dicontiguous\n");
43840e1fad6SManish Pandey 			return INVALID_PARAMETERS;
43940e1fad6SManish Pandey 		}
44040e1fad6SManish Pandey 
44140e1fad6SManish Pandey 		if (dce_nwd_start < dlme_end && dlme_start < dce_nwd_end) {
44240e1fad6SManish Pandey 			ERROR("DRTM: argument Normal World DCE regions overlap\n");
44340e1fad6SManish Pandey 			return INVALID_PARAMETERS;
44440e1fad6SManish Pandey 		}
44540e1fad6SManish Pandey 	}
44640e1fad6SManish Pandey 
44740e1fad6SManish Pandey 	*a_out = *a;
44840e1fad6SManish Pandey 	return SUCCESS;
44940e1fad6SManish Pandey }
45040e1fad6SManish Pandey 
451d1747e1bSManish Pandey static void drtm_dl_reset_dlme_el_state(enum drtm_dlme_el dlme_el)
452d1747e1bSManish Pandey {
453d1747e1bSManish Pandey 	uint64_t sctlr;
454d1747e1bSManish Pandey 
455d1747e1bSManish Pandey 	/*
456d1747e1bSManish Pandey 	 * TODO: Set PE state according to the PSCI's specification of the initial
457d1747e1bSManish Pandey 	 * state after CPU_ON, or to reset values if unspecified, where they exist,
458d1747e1bSManish Pandey 	 * or define sensible values otherwise.
459d1747e1bSManish Pandey 	 */
460d1747e1bSManish Pandey 
461d1747e1bSManish Pandey 	switch (dlme_el) {
462d1747e1bSManish Pandey 	case DLME_AT_EL1:
463d1747e1bSManish Pandey 		sctlr = read_sctlr_el1();
464d1747e1bSManish Pandey 		break;
465d1747e1bSManish Pandey 
466d1747e1bSManish Pandey 	case DLME_AT_EL2:
467d1747e1bSManish Pandey 		sctlr = read_sctlr_el2();
468d1747e1bSManish Pandey 		break;
469d1747e1bSManish Pandey 
470d1747e1bSManish Pandey 	default: /* Not reached */
471d1747e1bSManish Pandey 		ERROR("%s(): dlme_el has the unexpected value %d\n",
472d1747e1bSManish Pandey 		      __func__, dlme_el);
473d1747e1bSManish Pandey 		panic();
474d1747e1bSManish Pandey 	}
475d1747e1bSManish Pandey 
476d1747e1bSManish Pandey 	sctlr &= ~(/* Disable DLME's EL MMU, since the existing page-tables are untrusted. */
477d1747e1bSManish Pandey 		   SCTLR_M_BIT
478d1747e1bSManish Pandey 		   | SCTLR_EE_BIT               /* Little-endian data accesses. */
479d1747e1bSManish Pandey 		  );
480d1747e1bSManish Pandey 
481d1747e1bSManish Pandey 	sctlr |= SCTLR_C_BIT | SCTLR_I_BIT; /* Allow instruction and data caching. */
482d1747e1bSManish Pandey 
483d1747e1bSManish Pandey 	switch (dlme_el) {
484d1747e1bSManish Pandey 	case DLME_AT_EL1:
485d1747e1bSManish Pandey 		write_sctlr_el1(sctlr);
486d1747e1bSManish Pandey 		break;
487d1747e1bSManish Pandey 
488d1747e1bSManish Pandey 	case DLME_AT_EL2:
489d1747e1bSManish Pandey 		write_sctlr_el2(sctlr);
490d1747e1bSManish Pandey 		break;
491d1747e1bSManish Pandey 	}
492d1747e1bSManish Pandey }
493d1747e1bSManish Pandey 
494d1747e1bSManish Pandey static void drtm_dl_reset_dlme_context(enum drtm_dlme_el dlme_el)
495d1747e1bSManish Pandey {
496d1747e1bSManish Pandey 	void *ns_ctx = cm_get_context(NON_SECURE);
497d1747e1bSManish Pandey 	gp_regs_t *gpregs = get_gpregs_ctx(ns_ctx);
498d1747e1bSManish Pandey 	uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ns_ctx), CTX_SPSR_EL3);
499d1747e1bSManish Pandey 
500d1747e1bSManish Pandey 	/* Reset all gpregs, including SP_EL0. */
501d1747e1bSManish Pandey 	memset(gpregs, 0, sizeof(*gpregs));
502d1747e1bSManish Pandey 
503d1747e1bSManish Pandey 	/* Reset SP_ELx. */
504d1747e1bSManish Pandey 	switch (dlme_el) {
505d1747e1bSManish Pandey 	case DLME_AT_EL1:
506d1747e1bSManish Pandey 		write_sp_el1(0);
507d1747e1bSManish Pandey 		break;
508d1747e1bSManish Pandey 
509d1747e1bSManish Pandey 	case DLME_AT_EL2:
510d1747e1bSManish Pandey 		write_sp_el2(0);
511d1747e1bSManish Pandey 		break;
512d1747e1bSManish Pandey 	}
513d1747e1bSManish Pandey 
514d1747e1bSManish Pandey 	/*
515d1747e1bSManish Pandey 	 * DLME's async exceptions are masked to avoid a NWd attacker's timed
516d1747e1bSManish Pandey 	 * interference with any state we established trust in or measured.
517d1747e1bSManish Pandey 	 */
518d1747e1bSManish Pandey 	spsr_el3 |= SPSR_DAIF_MASK << SPSR_DAIF_SHIFT;
519d1747e1bSManish Pandey 
520d1747e1bSManish Pandey 	write_ctx_reg(get_el3state_ctx(ns_ctx), CTX_SPSR_EL3, spsr_el3);
521d1747e1bSManish Pandey }
522d1747e1bSManish Pandey 
523d1747e1bSManish Pandey static void drtm_dl_prepare_eret_to_dlme(const struct_drtm_dl_args *args, enum drtm_dlme_el dlme_el)
524d1747e1bSManish Pandey {
525d1747e1bSManish Pandey 	void *ctx = cm_get_context(NON_SECURE);
526d1747e1bSManish Pandey 	uint64_t dlme_ep = DL_ARGS_GET_DLME_ENTRY_POINT(args);
527d1747e1bSManish Pandey 	uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3);
528d1747e1bSManish Pandey 
529d1747e1bSManish Pandey 	/* Next ERET is to the DLME's EL. */
530d1747e1bSManish Pandey 	spsr_el3 &= ~(MODE_EL_MASK << MODE_EL_SHIFT);
531d1747e1bSManish Pandey 	switch (dlme_el) {
532d1747e1bSManish Pandey 	case DLME_AT_EL1:
533d1747e1bSManish Pandey 		spsr_el3 |= MODE_EL1 << MODE_EL_SHIFT;
534d1747e1bSManish Pandey 		break;
535d1747e1bSManish Pandey 
536d1747e1bSManish Pandey 	case DLME_AT_EL2:
537d1747e1bSManish Pandey 		spsr_el3 |= MODE_EL2 << MODE_EL_SHIFT;
538d1747e1bSManish Pandey 		break;
539d1747e1bSManish Pandey 	}
540d1747e1bSManish Pandey 
541d1747e1bSManish Pandey 	/* Next ERET is to the DLME entry point. */
542d1747e1bSManish Pandey 	cm_set_elr_spsr_el3(NON_SECURE, dlme_ep, spsr_el3);
543d1747e1bSManish Pandey }
544d1747e1bSManish Pandey 
545bd6cc0b2SManish Pandey static uint64_t drtm_dynamic_launch(uint64_t x1, void *handle)
546bd6cc0b2SManish Pandey {
547bd6cc0b2SManish Pandey 	enum drtm_retc ret = SUCCESS;
5482b13a985SManish V Badarkhe 	enum drtm_retc dma_prot_ret;
54940e1fad6SManish Pandey 	struct_drtm_dl_args args;
550d1747e1bSManish Pandey 	/* DLME should be highest NS exception level */
551d1747e1bSManish Pandey 	enum drtm_dlme_el dlme_el = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
552bd6cc0b2SManish Pandey 
553bd6cc0b2SManish Pandey 	/* Ensure that only boot PE is powered on */
554bd6cc0b2SManish Pandey 	ret = drtm_dl_check_cores();
555bd6cc0b2SManish Pandey 	if (ret != SUCCESS) {
556bd6cc0b2SManish Pandey 		SMC_RET1(handle, ret);
557bd6cc0b2SManish Pandey 	}
558bd6cc0b2SManish Pandey 
559bd6cc0b2SManish Pandey 	/*
560bd6cc0b2SManish Pandey 	 * Ensure that execution state is AArch64 and the caller
561bd6cc0b2SManish Pandey 	 * is highest non-secure exception level
562bd6cc0b2SManish Pandey 	 */
563bd6cc0b2SManish Pandey 	ret = drtm_dl_check_caller_el(handle);
564bd6cc0b2SManish Pandey 	if (ret != SUCCESS) {
565bd6cc0b2SManish Pandey 		SMC_RET1(handle, ret);
566bd6cc0b2SManish Pandey 	}
567bd6cc0b2SManish Pandey 
56840e1fad6SManish Pandey 	ret = drtm_dl_check_args(x1, &args);
56940e1fad6SManish Pandey 	if (ret != SUCCESS) {
57040e1fad6SManish Pandey 		SMC_RET1(handle, ret);
57140e1fad6SManish Pandey 	}
57240e1fad6SManish Pandey 
573*b1392f42SManish Pandey 	/* Ensure that there are no SDEI event registered */
574*b1392f42SManish Pandey #if SDEI_SUPPORT
575*b1392f42SManish Pandey 	if (sdei_get_registered_event_count() != 0) {
576*b1392f42SManish Pandey 		SMC_RET1(handle, DENIED);
577*b1392f42SManish Pandey 	}
578*b1392f42SManish Pandey #endif /* SDEI_SUPPORT */
579*b1392f42SManish Pandey 
5802b13a985SManish V Badarkhe 	/*
5812b13a985SManish V Badarkhe 	 * Engage the DMA protections.  The launch cannot proceed without the DMA
5822b13a985SManish V Badarkhe 	 * protections due to potential TOC/TOU vulnerabilities w.r.t. the DLME
5832b13a985SManish V Badarkhe 	 * region (and to the NWd DCE region).
5842b13a985SManish V Badarkhe 	 */
5852b13a985SManish V Badarkhe 	ret = drtm_dma_prot_engage(&args.dma_prot_args,
5862b13a985SManish V Badarkhe 				   DL_ARGS_GET_DMA_PROT_TYPE(&args));
5872b13a985SManish V Badarkhe 	if (ret != SUCCESS) {
5882b13a985SManish V Badarkhe 		SMC_RET1(handle, ret);
5892b13a985SManish V Badarkhe 	}
5902b13a985SManish V Badarkhe 
5912090e552SManish V Badarkhe 	/*
5922090e552SManish V Badarkhe 	 * The DMA protection is now engaged.  Note that any failure mode that
5932090e552SManish V Badarkhe 	 * returns an error to the DRTM-launch caller must now disengage DMA
5942090e552SManish V Badarkhe 	 * protections before returning to the caller.
5952090e552SManish V Badarkhe 	 */
5962090e552SManish V Badarkhe 
5972090e552SManish V Badarkhe 	ret = drtm_take_measurements(&args);
5982090e552SManish V Badarkhe 	if (ret != SUCCESS) {
5992090e552SManish V Badarkhe 		goto err_undo_dma_prot;
6002090e552SManish V Badarkhe 	}
6012090e552SManish V Badarkhe 
602d42119ccSManish V Badarkhe 	ret = drtm_dl_prepare_dlme_data(&args);
603d42119ccSManish V Badarkhe 	if (ret != SUCCESS) {
604d42119ccSManish V Badarkhe 		goto err_undo_dma_prot;
605d42119ccSManish V Badarkhe 	}
606d42119ccSManish V Badarkhe 
607d1747e1bSManish Pandey 	/*
608d1747e1bSManish Pandey 	 * Note that, at the time of writing, the DRTM spec allows a successful
609d1747e1bSManish Pandey 	 * launch from NS-EL1 to return to a DLME in NS-EL2.  The practical risk
610d1747e1bSManish Pandey 	 * of a privilege escalation, e.g. due to a compromised hypervisor, is
611d1747e1bSManish Pandey 	 * considered small enough not to warrant the specification of additional
612d1747e1bSManish Pandey 	 * DRTM conduits that would be necessary to maintain OSs' abstraction from
613d1747e1bSManish Pandey 	 * the presence of EL2 were the dynamic launch only be allowed from the
614d1747e1bSManish Pandey 	 * highest NS EL.
615d1747e1bSManish Pandey 	 */
616d1747e1bSManish Pandey 
617d1747e1bSManish Pandey 	dlme_el = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
618d1747e1bSManish Pandey 
619d1747e1bSManish Pandey 	drtm_dl_reset_dlme_el_state(dlme_el);
620d1747e1bSManish Pandey 	drtm_dl_reset_dlme_context(dlme_el);
621d1747e1bSManish Pandey 
622d1747e1bSManish Pandey 	drtm_dl_prepare_eret_to_dlme(&args, dlme_el);
623d1747e1bSManish Pandey 
624d1747e1bSManish Pandey 	/*
625d1747e1bSManish Pandey 	 * TODO: invalidate the instruction cache before jumping to the DLME.
626d1747e1bSManish Pandey 	 * This is required to defend against potentially-malicious cache contents.
627d1747e1bSManish Pandey 	 */
628d1747e1bSManish Pandey 
629d1747e1bSManish Pandey 	/* Return the DLME region's address in x0, and the DLME data offset in x1.*/
630d1747e1bSManish Pandey 	SMC_RET2(handle, args.dlme_paddr, args.dlme_data_off);
6312090e552SManish V Badarkhe 
6322090e552SManish V Badarkhe err_undo_dma_prot:
6332090e552SManish V Badarkhe 	dma_prot_ret = drtm_dma_prot_disengage();
6342090e552SManish V Badarkhe 	if (dma_prot_ret != SUCCESS) {
6352090e552SManish V Badarkhe 		ERROR("%s(): drtm_dma_prot_disengage() failed unexpectedly"
6362090e552SManish V Badarkhe 		      " rc=%d\n", __func__, ret);
6372090e552SManish V Badarkhe 		panic();
6382090e552SManish V Badarkhe 	}
6392090e552SManish V Badarkhe 
640bd6cc0b2SManish Pandey 	SMC_RET1(handle, ret);
641bd6cc0b2SManish Pandey }
642bd6cc0b2SManish Pandey 
643e62748e3SManish V Badarkhe uint64_t drtm_smc_handler(uint32_t smc_fid,
644e62748e3SManish V Badarkhe 			  uint64_t x1,
645e62748e3SManish V Badarkhe 			  uint64_t x2,
646e62748e3SManish V Badarkhe 			  uint64_t x3,
647e62748e3SManish V Badarkhe 			  uint64_t x4,
648e62748e3SManish V Badarkhe 			  void *cookie,
649e62748e3SManish V Badarkhe 			  void *handle,
650e62748e3SManish V Badarkhe 			  uint64_t flags)
651e62748e3SManish V Badarkhe {
652e62748e3SManish V Badarkhe 	/* Check that the SMC call is from the Normal World. */
653e62748e3SManish V Badarkhe 	if (!is_caller_non_secure(flags)) {
654e62748e3SManish V Badarkhe 		SMC_RET1(handle, NOT_SUPPORTED);
655e62748e3SManish V Badarkhe 	}
656e62748e3SManish V Badarkhe 
657e62748e3SManish V Badarkhe 	switch (smc_fid) {
658e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_VERSION:
659e62748e3SManish V Badarkhe 		INFO("DRTM service handler: version\n");
660e62748e3SManish V Badarkhe 		/* Return the version of current implementation */
661e62748e3SManish V Badarkhe 		SMC_RET1(handle, ARM_DRTM_VERSION);
662e62748e3SManish V Badarkhe 		break;	/* not reached */
663e62748e3SManish V Badarkhe 
664e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_FEATURES:
665e62748e3SManish V Badarkhe 		if (((x1 >> ARM_DRTM_FUNC_SHIFT) & ARM_DRTM_FUNC_MASK) ==
666e62748e3SManish V Badarkhe 		    ARM_DRTM_FUNC_ID) {
667e62748e3SManish V Badarkhe 			/* Dispatch function-based queries. */
668e62748e3SManish V Badarkhe 			switch (x1 & FUNCID_MASK) {
669e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_VERSION:
670e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
671e62748e3SManish V Badarkhe 				break;	/* not reached */
672e62748e3SManish V Badarkhe 
673e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_FEATURES:
674e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
675e62748e3SManish V Badarkhe 				break;	/* not reached */
676e62748e3SManish V Badarkhe 
677e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_UNPROTECT_MEM:
678e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
679e62748e3SManish V Badarkhe 				break;	/* not reached */
680e62748e3SManish V Badarkhe 
681e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_DYNAMIC_LAUNCH:
682e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
683e62748e3SManish V Badarkhe 				break;	/* not reached */
684e62748e3SManish V Badarkhe 
685e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_CLOSE_LOCALITY:
686e62748e3SManish V Badarkhe 				WARN("ARM_DRTM_SVC_CLOSE_LOCALITY feature %s",
687e62748e3SManish V Badarkhe 				     "is not supported\n");
688e62748e3SManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
689e62748e3SManish V Badarkhe 				break;	/* not reached */
690e62748e3SManish V Badarkhe 
691e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_GET_ERROR:
692e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
693e62748e3SManish V Badarkhe 				break;	/* not reached */
694e62748e3SManish V Badarkhe 
695e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_SET_ERROR:
696e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
697e62748e3SManish V Badarkhe 				break;	/* not reached */
698e62748e3SManish V Badarkhe 
699e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_SET_TCB_HASH:
700e62748e3SManish V Badarkhe 				WARN("ARM_DRTM_SVC_TCB_HASH feature %s",
701e62748e3SManish V Badarkhe 				     "is not supported\n");
702e62748e3SManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
703e62748e3SManish V Badarkhe 				break;	/* not reached */
704e62748e3SManish V Badarkhe 
705e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_LOCK_TCB_HASH:
706e62748e3SManish V Badarkhe 				WARN("ARM_DRTM_SVC_LOCK_TCB_HASH feature %s",
707e62748e3SManish V Badarkhe 				     "is not supported\n");
708e62748e3SManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
709e62748e3SManish V Badarkhe 				break;	/* not reached */
710e62748e3SManish V Badarkhe 
711e62748e3SManish V Badarkhe 			default:
712e62748e3SManish V Badarkhe 				ERROR("Unknown DRTM service function\n");
713e62748e3SManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
714e62748e3SManish V Badarkhe 				break;	/* not reached */
715e62748e3SManish V Badarkhe 			}
716e9467afbSManish V Badarkhe 		} else {
717e9467afbSManish V Badarkhe 			/* Dispatch feature-based queries. */
718e9467afbSManish V Badarkhe 			switch (x1 & ARM_DRTM_FEAT_ID_MASK) {
719e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_TPM:
720e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: TPM features\n");
721e9467afbSManish V Badarkhe 				return drtm_features_tpm(handle);
722e9467afbSManish V Badarkhe 				break;	/* not reached */
723e9467afbSManish V Badarkhe 
724e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_MEM_REQ:
725e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: Min. mem."
726e9467afbSManish V Badarkhe 				     " requirement features\n");
727e9467afbSManish V Badarkhe 				return drtm_features_mem_req(handle);
728e9467afbSManish V Badarkhe 				break;	/* not reached */
729e9467afbSManish V Badarkhe 
730e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_DMA_PROT:
731e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: "
732e9467afbSManish V Badarkhe 				     "DMA protection features\n");
733e9467afbSManish V Badarkhe 				return drtm_features_dma_prot(handle);
734e9467afbSManish V Badarkhe 				break;	/* not reached */
735e9467afbSManish V Badarkhe 
736e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_BOOT_PE_ID:
737e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: "
738e9467afbSManish V Badarkhe 				     "Boot PE ID features\n");
739e9467afbSManish V Badarkhe 				return drtm_features_boot_pe_id(handle);
740e9467afbSManish V Badarkhe 				break;	/* not reached */
741e9467afbSManish V Badarkhe 
742e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_TCB_HASHES:
743e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: "
744e9467afbSManish V Badarkhe 				     "TCB-hashes features\n");
745e9467afbSManish V Badarkhe 				return drtm_features_tcb_hashes(handle);
746e9467afbSManish V Badarkhe 				break;	/* not reached */
747e9467afbSManish V Badarkhe 
748e9467afbSManish V Badarkhe 			default:
749e9467afbSManish V Badarkhe 				ERROR("Unknown ARM DRTM service feature\n");
750e9467afbSManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
751e9467afbSManish V Badarkhe 				break;	/* not reached */
752e9467afbSManish V Badarkhe 			}
753e62748e3SManish V Badarkhe 		}
754e62748e3SManish V Badarkhe 
755e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_UNPROTECT_MEM:
756e62748e3SManish V Badarkhe 		INFO("DRTM service handler: unprotect mem\n");
7572b13a985SManish V Badarkhe 		return drtm_unprotect_mem(handle);
758e62748e3SManish V Badarkhe 		break;	/* not reached */
759e62748e3SManish V Badarkhe 
760e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_DYNAMIC_LAUNCH:
761e62748e3SManish V Badarkhe 		INFO("DRTM service handler: dynamic launch\n");
762bd6cc0b2SManish Pandey 		return drtm_dynamic_launch(x1, handle);
763e62748e3SManish V Badarkhe 		break;	/* not reached */
764e62748e3SManish V Badarkhe 
765e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_CLOSE_LOCALITY:
766e62748e3SManish V Badarkhe 		WARN("DRTM service handler: close locality %s\n",
767e62748e3SManish V Badarkhe 		     "is not supported");
768e62748e3SManish V Badarkhe 		SMC_RET1(handle, NOT_SUPPORTED);
769e62748e3SManish V Badarkhe 		break;	/* not reached */
770e62748e3SManish V Badarkhe 
771e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_GET_ERROR:
772e62748e3SManish V Badarkhe 		INFO("DRTM service handler: get error\n");
7731436e37dSManish V Badarkhe 		drtm_get_error(handle);
774e62748e3SManish V Badarkhe 		break;	/* not reached */
775e62748e3SManish V Badarkhe 
776e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_SET_ERROR:
777e62748e3SManish V Badarkhe 		INFO("DRTM service handler: set error\n");
7781436e37dSManish V Badarkhe 		drtm_set_error(x1, handle);
779e62748e3SManish V Badarkhe 		break;	/* not reached */
780e62748e3SManish V Badarkhe 
781e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_SET_TCB_HASH:
782e62748e3SManish V Badarkhe 		WARN("DRTM service handler: set TCB hash %s\n",
783e62748e3SManish V Badarkhe 		     "is not supported");
784e62748e3SManish V Badarkhe 		SMC_RET1(handle, NOT_SUPPORTED);
785e62748e3SManish V Badarkhe 		break;  /* not reached */
786e62748e3SManish V Badarkhe 
787e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_LOCK_TCB_HASH:
788e62748e3SManish V Badarkhe 		WARN("DRTM service handler: lock TCB hash %s\n",
789e62748e3SManish V Badarkhe 		     "is not supported");
790e62748e3SManish V Badarkhe 		SMC_RET1(handle, NOT_SUPPORTED);
791e62748e3SManish V Badarkhe 		break;  /* not reached */
792e62748e3SManish V Badarkhe 
793e62748e3SManish V Badarkhe 	default:
794e62748e3SManish V Badarkhe 		ERROR("Unknown DRTM service function: 0x%x\n", smc_fid);
795e62748e3SManish V Badarkhe 		SMC_RET1(handle, SMC_UNK);
796e62748e3SManish V Badarkhe 		break;	/* not reached */
797e62748e3SManish V Badarkhe 	}
798e62748e3SManish V Badarkhe 
799e62748e3SManish V Badarkhe 	/* not reached */
800e62748e3SManish V Badarkhe 	SMC_RET1(handle, SMC_UNK);
801e62748e3SManish V Badarkhe }
802