1e62748e3SManish V Badarkhe /* 228e8f9d9SManish V Badarkhe * Copyright (c) 2022-2025 Arm Limited. All rights reserved. 3e62748e3SManish V Badarkhe * 4e62748e3SManish V Badarkhe * SPDX-License-Identifier: BSD-3-Clause 5e62748e3SManish V Badarkhe * 6e62748e3SManish V Badarkhe * DRTM service 7e62748e3SManish V Badarkhe * 8e62748e3SManish V Badarkhe * Authors: 9e62748e3SManish V Badarkhe * Lucian Paul-Trifu <lucian.paultrifu@gmail.com> 10e62748e3SManish V Badarkhe * Brian Nezvadovitz <brinez@microsoft.com> 2021-02-01 11e62748e3SManish V Badarkhe */ 12e62748e3SManish V Badarkhe 13e62748e3SManish V Badarkhe #include <stdint.h> 14e62748e3SManish V Badarkhe 15d54792bdSManish V Badarkhe #include <arch.h> 16d54792bdSManish V Badarkhe #include <arch_helpers.h> 172a1cdee4Sjohpow01 #include <common/bl_common.h> 18e62748e3SManish V Badarkhe #include <common/debug.h> 19e62748e3SManish V Badarkhe #include <common/runtime_svc.h> 20d54792bdSManish V Badarkhe #include <drivers/auth/crypto_mod.h> 21e62748e3SManish V Badarkhe #include "drtm_main.h" 222090e552SManish V Badarkhe #include "drtm_measurements.h" 231436e37dSManish V Badarkhe #include "drtm_remediation.h" 24d1747e1bSManish Pandey #include <lib/el3_runtime/context_mgmt.h> 25bd6cc0b2SManish Pandey #include <lib/psci/psci_lib.h> 262a1cdee4Sjohpow01 #include <lib/xlat_tables/xlat_tables_v2.h> 272a1cdee4Sjohpow01 #include <plat/common/platform.h> 28e62748e3SManish V Badarkhe #include <services/drtm_svc.h> 29b1392f42SManish Pandey #include <services/sdei.h> 302a1cdee4Sjohpow01 #include <platform_def.h> 31e62748e3SManish V Badarkhe 322a1cdee4Sjohpow01 /* Structure to store DRTM features specific to the platform. */ 332a1cdee4Sjohpow01 static drtm_features_t plat_drtm_features; 342a1cdee4Sjohpow01 352a1cdee4Sjohpow01 /* DRTM-formatted memory map. */ 362a1cdee4Sjohpow01 static drtm_memory_region_descriptor_table_t *plat_drtm_mem_map; 37d54792bdSManish V Badarkhe 38d42119ccSManish V Badarkhe /* DLME header */ 39d42119ccSManish V Badarkhe struct_dlme_data_header dlme_data_hdr_init; 40d42119ccSManish V Badarkhe 41d42119ccSManish V Badarkhe /* Minimum data memory requirement */ 42d42119ccSManish V Badarkhe uint64_t dlme_data_min_size; 43d42119ccSManish V Badarkhe 44e62748e3SManish V Badarkhe int drtm_setup(void) 45e62748e3SManish V Badarkhe { 46d54792bdSManish V Badarkhe bool rc; 472a1cdee4Sjohpow01 const plat_drtm_tpm_features_t *plat_tpm_feat; 482a1cdee4Sjohpow01 const plat_drtm_dma_prot_features_t *plat_dma_prot_feat; 49d54792bdSManish V Badarkhe 50e62748e3SManish V Badarkhe INFO("DRTM service setup\n"); 51e62748e3SManish V Badarkhe 522a1cdee4Sjohpow01 /* Read boot PE ID from MPIDR */ 532a1cdee4Sjohpow01 plat_drtm_features.boot_pe_id = read_mpidr_el1() & MPIDR_AFFINITY_MASK; 54d54792bdSManish V Badarkhe 55d54792bdSManish V Badarkhe rc = drtm_dma_prot_init(); 56d54792bdSManish V Badarkhe if (rc) { 57d54792bdSManish V Badarkhe return INTERNAL_ERROR; 58d54792bdSManish V Badarkhe } 59d54792bdSManish V Badarkhe 60d54792bdSManish V Badarkhe /* 61d54792bdSManish V Badarkhe * initialise the platform supported crypto module that will 62d54792bdSManish V Badarkhe * be used by the DRTM-service to calculate hash of DRTM- 63d54792bdSManish V Badarkhe * implementation specific components 64d54792bdSManish V Badarkhe */ 65d54792bdSManish V Badarkhe crypto_mod_init(); 66d54792bdSManish V Badarkhe 672a1cdee4Sjohpow01 /* Build DRTM-compatible address map. */ 682a1cdee4Sjohpow01 plat_drtm_mem_map = drtm_build_address_map(); 692a1cdee4Sjohpow01 if (plat_drtm_mem_map == NULL) { 702a1cdee4Sjohpow01 return INTERNAL_ERROR; 712a1cdee4Sjohpow01 } 722a1cdee4Sjohpow01 732a1cdee4Sjohpow01 /* Get DRTM features from platform hooks. */ 742a1cdee4Sjohpow01 plat_tpm_feat = plat_drtm_get_tpm_features(); 752a1cdee4Sjohpow01 if (plat_tpm_feat == NULL) { 762a1cdee4Sjohpow01 return INTERNAL_ERROR; 772a1cdee4Sjohpow01 } 782a1cdee4Sjohpow01 792a1cdee4Sjohpow01 plat_dma_prot_feat = plat_drtm_get_dma_prot_features(); 802a1cdee4Sjohpow01 if (plat_dma_prot_feat == NULL) { 812a1cdee4Sjohpow01 return INTERNAL_ERROR; 822a1cdee4Sjohpow01 } 832a1cdee4Sjohpow01 842a1cdee4Sjohpow01 /* 852a1cdee4Sjohpow01 * Add up minimum DLME data memory. 862a1cdee4Sjohpow01 * 872a1cdee4Sjohpow01 * For systems with complete DMA protection there is only one entry in 882a1cdee4Sjohpow01 * the protected regions table. 892a1cdee4Sjohpow01 */ 902a1cdee4Sjohpow01 if (plat_dma_prot_feat->dma_protection_support == 912a1cdee4Sjohpow01 ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_COMPLETE) { 922a1cdee4Sjohpow01 dlme_data_min_size = 932a1cdee4Sjohpow01 sizeof(drtm_memory_region_descriptor_table_t) + 942a1cdee4Sjohpow01 sizeof(drtm_mem_region_t); 95d42119ccSManish V Badarkhe dlme_data_hdr_init.dlme_prot_regions_size = dlme_data_min_size; 962a1cdee4Sjohpow01 } else { 972a1cdee4Sjohpow01 /* 982a1cdee4Sjohpow01 * TODO set protected regions table size based on platform DMA 992a1cdee4Sjohpow01 * protection configuration 1002a1cdee4Sjohpow01 */ 1012a1cdee4Sjohpow01 panic(); 1022a1cdee4Sjohpow01 } 1032a1cdee4Sjohpow01 104d42119ccSManish V Badarkhe dlme_data_hdr_init.dlme_addr_map_size = drtm_get_address_map_size(); 105d42119ccSManish V Badarkhe dlme_data_hdr_init.dlme_tcb_hashes_table_size = 106d42119ccSManish V Badarkhe plat_drtm_get_tcb_hash_table_size(); 107*a65fa57bSManish V Badarkhe dlme_data_hdr_init.dlme_acpi_tables_region_size = 108*a65fa57bSManish V Badarkhe plat_drtm_get_acpi_tables_region_size(); 109d42119ccSManish V Badarkhe dlme_data_hdr_init.dlme_impdef_region_size = 110d42119ccSManish V Badarkhe plat_drtm_get_imp_def_dlme_region_size(); 111d42119ccSManish V Badarkhe 112*a65fa57bSManish V Badarkhe dlme_data_min_size += sizeof(struct_dlme_data_header) + 113*a65fa57bSManish V Badarkhe dlme_data_hdr_init.dlme_addr_map_size + 11463d2020fSManish V Badarkhe ARM_DRTM_MIN_EVENT_LOG_SIZE + 115d42119ccSManish V Badarkhe dlme_data_hdr_init.dlme_tcb_hashes_table_size + 116*a65fa57bSManish V Badarkhe dlme_data_hdr_init.dlme_acpi_tables_region_size + 117d42119ccSManish V Badarkhe dlme_data_hdr_init.dlme_impdef_region_size; 1182a1cdee4Sjohpow01 1192a1cdee4Sjohpow01 /* Fill out platform DRTM features structure */ 1202a1cdee4Sjohpow01 /* Only support default PCR schema (0x1) in this implementation. */ 1212a1cdee4Sjohpow01 ARM_DRTM_TPM_FEATURES_SET_PCR_SCHEMA(plat_drtm_features.tpm_features, 1222a1cdee4Sjohpow01 ARM_DRTM_TPM_FEATURES_PCR_SCHEMA_DEFAULT); 1232a1cdee4Sjohpow01 ARM_DRTM_TPM_FEATURES_SET_TPM_HASH(plat_drtm_features.tpm_features, 1242a1cdee4Sjohpow01 plat_tpm_feat->tpm_based_hash_support); 1252a1cdee4Sjohpow01 ARM_DRTM_TPM_FEATURES_SET_FW_HASH(plat_drtm_features.tpm_features, 1262a1cdee4Sjohpow01 plat_tpm_feat->firmware_hash_algorithm); 1272a1cdee4Sjohpow01 ARM_DRTM_MIN_MEM_REQ_SET_MIN_DLME_DATA_SIZE(plat_drtm_features.minimum_memory_requirement, 12828e8f9d9SManish V Badarkhe page_align(dlme_data_min_size, UP)/PAGE_SIZE); 1292a1cdee4Sjohpow01 ARM_DRTM_MIN_MEM_REQ_SET_DCE_SIZE(plat_drtm_features.minimum_memory_requirement, 1302a1cdee4Sjohpow01 plat_drtm_get_min_size_normal_world_dce()); 1312a1cdee4Sjohpow01 ARM_DRTM_DMA_PROT_FEATURES_SET_MAX_REGIONS(plat_drtm_features.dma_prot_features, 1322a1cdee4Sjohpow01 plat_dma_prot_feat->max_num_mem_prot_regions); 1332a1cdee4Sjohpow01 ARM_DRTM_DMA_PROT_FEATURES_SET_DMA_SUPPORT(plat_drtm_features.dma_prot_features, 1342a1cdee4Sjohpow01 plat_dma_prot_feat->dma_protection_support); 1352a1cdee4Sjohpow01 ARM_DRTM_TCB_HASH_FEATURES_SET_MAX_NUM_HASHES(plat_drtm_features.tcb_hash_features, 1362a1cdee4Sjohpow01 plat_drtm_get_tcb_hash_features()); 1372a1cdee4Sjohpow01 138e62748e3SManish V Badarkhe return 0; 139e62748e3SManish V Badarkhe } 140e62748e3SManish V Badarkhe 1412c265975SManish Pandey static inline void invalidate_icache_all(void) 1422c265975SManish Pandey { 1432c265975SManish Pandey __asm__ volatile("ic ialluis"); 1442c265975SManish Pandey dsb(); 1452c265975SManish Pandey isb(); 1462c265975SManish Pandey } 1472c265975SManish Pandey 148e9467afbSManish V Badarkhe static inline uint64_t drtm_features_tpm(void *ctx) 149e9467afbSManish V Badarkhe { 150e9467afbSManish V Badarkhe SMC_RET2(ctx, 1ULL, /* TPM feature is supported */ 151e9467afbSManish V Badarkhe plat_drtm_features.tpm_features); 152e9467afbSManish V Badarkhe } 153e9467afbSManish V Badarkhe 154e9467afbSManish V Badarkhe static inline uint64_t drtm_features_mem_req(void *ctx) 155e9467afbSManish V Badarkhe { 156e9467afbSManish V Badarkhe SMC_RET2(ctx, 1ULL, /* memory req Feature is supported */ 157e9467afbSManish V Badarkhe plat_drtm_features.minimum_memory_requirement); 158e9467afbSManish V Badarkhe } 159e9467afbSManish V Badarkhe 160e9467afbSManish V Badarkhe static inline uint64_t drtm_features_boot_pe_id(void *ctx) 161e9467afbSManish V Badarkhe { 162e9467afbSManish V Badarkhe SMC_RET2(ctx, 1ULL, /* Boot PE feature is supported */ 163e9467afbSManish V Badarkhe plat_drtm_features.boot_pe_id); 164e9467afbSManish V Badarkhe } 165e9467afbSManish V Badarkhe 166e9467afbSManish V Badarkhe static inline uint64_t drtm_features_dma_prot(void *ctx) 167e9467afbSManish V Badarkhe { 168e9467afbSManish V Badarkhe SMC_RET2(ctx, 1ULL, /* DMA protection feature is supported */ 169e9467afbSManish V Badarkhe plat_drtm_features.dma_prot_features); 170e9467afbSManish V Badarkhe } 171e9467afbSManish V Badarkhe 172e9467afbSManish V Badarkhe static inline uint64_t drtm_features_tcb_hashes(void *ctx) 173e9467afbSManish V Badarkhe { 174e9467afbSManish V Badarkhe SMC_RET2(ctx, 1ULL, /* TCB hash feature is supported */ 175e9467afbSManish V Badarkhe plat_drtm_features.tcb_hash_features); 176e9467afbSManish V Badarkhe } 177e9467afbSManish V Badarkhe 178bd6cc0b2SManish Pandey static enum drtm_retc drtm_dl_check_caller_el(void *ctx) 179bd6cc0b2SManish Pandey { 180bd6cc0b2SManish Pandey uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3); 181bd6cc0b2SManish Pandey uint64_t dl_caller_el; 182bd6cc0b2SManish Pandey uint64_t dl_caller_aarch; 183bd6cc0b2SManish Pandey 184bd6cc0b2SManish Pandey dl_caller_el = spsr_el3 >> MODE_EL_SHIFT & MODE_EL_MASK; 185bd6cc0b2SManish Pandey dl_caller_aarch = spsr_el3 >> MODE_RW_SHIFT & MODE_RW_MASK; 186bd6cc0b2SManish Pandey 187bd6cc0b2SManish Pandey /* Caller's security state is checked from drtm_smc_handle function */ 188bd6cc0b2SManish Pandey 189bd6cc0b2SManish Pandey /* Caller can be NS-EL2/EL1 */ 190bd6cc0b2SManish Pandey if (dl_caller_el == MODE_EL3) { 191bd6cc0b2SManish Pandey ERROR("DRTM: invalid launch from EL3\n"); 192bd6cc0b2SManish Pandey return DENIED; 193bd6cc0b2SManish Pandey } 194bd6cc0b2SManish Pandey 195bd6cc0b2SManish Pandey if (dl_caller_aarch != MODE_RW_64) { 196bd6cc0b2SManish Pandey ERROR("DRTM: invalid launch from non-AArch64 execution state\n"); 197bd6cc0b2SManish Pandey return DENIED; 198bd6cc0b2SManish Pandey } 199bd6cc0b2SManish Pandey 200bd6cc0b2SManish Pandey return SUCCESS; 201bd6cc0b2SManish Pandey } 202bd6cc0b2SManish Pandey 203bd6cc0b2SManish Pandey static enum drtm_retc drtm_dl_check_cores(void) 204bd6cc0b2SManish Pandey { 205bd6cc0b2SManish Pandey bool running_on_single_core; 206bd6cc0b2SManish Pandey uint64_t this_pe_aff_value = read_mpidr_el1() & MPIDR_AFFINITY_MASK; 207bd6cc0b2SManish Pandey 208bd6cc0b2SManish Pandey if (this_pe_aff_value != plat_drtm_features.boot_pe_id) { 209bd6cc0b2SManish Pandey ERROR("DRTM: invalid launch on a non-boot PE\n"); 210bd6cc0b2SManish Pandey return DENIED; 211bd6cc0b2SManish Pandey } 212bd6cc0b2SManish Pandey 2133b802105SBoyan Karatotev running_on_single_core = psci_is_last_on_cpu_safe(plat_my_core_pos()); 214bd6cc0b2SManish Pandey if (!running_on_single_core) { 215bd6cc0b2SManish Pandey ERROR("DRTM: invalid launch due to non-boot PE not being turned off\n"); 216bc9064aeSStuart Yoder return SECONDARY_PE_NOT_OFF; 217bd6cc0b2SManish Pandey } 218bd6cc0b2SManish Pandey 219bd6cc0b2SManish Pandey return SUCCESS; 220bd6cc0b2SManish Pandey } 221bd6cc0b2SManish Pandey 222d42119ccSManish V Badarkhe static enum drtm_retc drtm_dl_prepare_dlme_data(const struct_drtm_dl_args *args) 22340e1fad6SManish Pandey { 224d42119ccSManish V Badarkhe int rc; 225d42119ccSManish V Badarkhe uint64_t dlme_data_paddr; 226d42119ccSManish V Badarkhe size_t dlme_data_max_size; 227d42119ccSManish V Badarkhe uintptr_t dlme_data_mapping; 228d42119ccSManish V Badarkhe struct_dlme_data_header *dlme_data_hdr; 229d42119ccSManish V Badarkhe uint8_t *dlme_data_cursor; 230d42119ccSManish V Badarkhe size_t dlme_data_mapping_bytes; 231d42119ccSManish V Badarkhe size_t serialised_bytes_actual; 23240e1fad6SManish Pandey 233d42119ccSManish V Badarkhe dlme_data_paddr = args->dlme_paddr + args->dlme_data_off; 234d42119ccSManish V Badarkhe dlme_data_max_size = args->dlme_size - args->dlme_data_off; 235d42119ccSManish V Badarkhe 236d42119ccSManish V Badarkhe /* 237d42119ccSManish V Badarkhe * The capacity of the given DLME data region is checked when 238d42119ccSManish V Badarkhe * the other dynamic launch arguments are. 239d42119ccSManish V Badarkhe */ 240d42119ccSManish V Badarkhe if (dlme_data_max_size < dlme_data_min_size) { 241d42119ccSManish V Badarkhe ERROR("%s: assertion failed:" 24228e8f9d9SManish V Badarkhe " dlme_data_max_size (%ld) < dlme_data_min_size (%ld)\n", 243d42119ccSManish V Badarkhe __func__, dlme_data_max_size, dlme_data_min_size); 244d42119ccSManish V Badarkhe panic(); 245d42119ccSManish V Badarkhe } 246d42119ccSManish V Badarkhe 247d42119ccSManish V Badarkhe /* Map the DLME data region as NS memory. */ 248d42119ccSManish V Badarkhe dlme_data_mapping_bytes = ALIGNED_UP(dlme_data_max_size, DRTM_PAGE_SIZE); 249d42119ccSManish V Badarkhe rc = mmap_add_dynamic_region_alloc_va(dlme_data_paddr, 250d42119ccSManish V Badarkhe &dlme_data_mapping, 251d42119ccSManish V Badarkhe dlme_data_mapping_bytes, 252d42119ccSManish V Badarkhe MT_RW_DATA | MT_NS | 253d42119ccSManish V Badarkhe MT_SHAREABILITY_ISH); 254d42119ccSManish V Badarkhe if (rc != 0) { 255d42119ccSManish V Badarkhe WARN("DRTM: %s: mmap_add_dynamic_region() failed rc=%d\n", 256d42119ccSManish V Badarkhe __func__, rc); 257d42119ccSManish V Badarkhe return INTERNAL_ERROR; 258d42119ccSManish V Badarkhe } 259d42119ccSManish V Badarkhe dlme_data_hdr = (struct_dlme_data_header *)dlme_data_mapping; 260d42119ccSManish V Badarkhe dlme_data_cursor = (uint8_t *)dlme_data_hdr + sizeof(*dlme_data_hdr); 261d42119ccSManish V Badarkhe 262d42119ccSManish V Badarkhe memcpy(dlme_data_hdr, (const void *)&dlme_data_hdr_init, 263d42119ccSManish V Badarkhe sizeof(*dlme_data_hdr)); 264d42119ccSManish V Badarkhe 265d42119ccSManish V Badarkhe /* Set the header version and size. */ 266d42119ccSManish V Badarkhe dlme_data_hdr->version = 1; 267d42119ccSManish V Badarkhe dlme_data_hdr->this_hdr_size = sizeof(*dlme_data_hdr); 268d42119ccSManish V Badarkhe 269d42119ccSManish V Badarkhe /* Prepare DLME protected regions. */ 270d42119ccSManish V Badarkhe drtm_dma_prot_serialise_table(dlme_data_cursor, 271d42119ccSManish V Badarkhe &serialised_bytes_actual); 272d42119ccSManish V Badarkhe assert(serialised_bytes_actual == 273d42119ccSManish V Badarkhe dlme_data_hdr->dlme_prot_regions_size); 274d42119ccSManish V Badarkhe dlme_data_cursor += serialised_bytes_actual; 275d42119ccSManish V Badarkhe 276d42119ccSManish V Badarkhe /* Prepare DLME address map. */ 277d42119ccSManish V Badarkhe if (plat_drtm_mem_map != NULL) { 278d42119ccSManish V Badarkhe memcpy(dlme_data_cursor, plat_drtm_mem_map, 279d42119ccSManish V Badarkhe dlme_data_hdr->dlme_addr_map_size); 280d42119ccSManish V Badarkhe } else { 281d42119ccSManish V Badarkhe WARN("DRTM: DLME address map is not in the cache\n"); 282d42119ccSManish V Badarkhe } 283d42119ccSManish V Badarkhe dlme_data_cursor += dlme_data_hdr->dlme_addr_map_size; 284d42119ccSManish V Badarkhe 285d42119ccSManish V Badarkhe /* Prepare DRTM event log for DLME. */ 286d42119ccSManish V Badarkhe drtm_serialise_event_log(dlme_data_cursor, &serialised_bytes_actual); 28763d2020fSManish V Badarkhe assert(serialised_bytes_actual <= ARM_DRTM_MIN_EVENT_LOG_SIZE); 28863d2020fSManish V Badarkhe dlme_data_hdr->dlme_tpm_log_size = ARM_DRTM_MIN_EVENT_LOG_SIZE; 28963d2020fSManish V Badarkhe dlme_data_cursor += dlme_data_hdr->dlme_tpm_log_size; 290d42119ccSManish V Badarkhe 291d42119ccSManish V Badarkhe /* 292d42119ccSManish V Badarkhe * TODO: Prepare the TCB hashes for DLME, currently its size 293d42119ccSManish V Badarkhe * 0 294d42119ccSManish V Badarkhe */ 295d42119ccSManish V Badarkhe dlme_data_cursor += dlme_data_hdr->dlme_tcb_hashes_table_size; 296d42119ccSManish V Badarkhe 297d42119ccSManish V Badarkhe /* Implementation-specific region size is unused. */ 298d42119ccSManish V Badarkhe dlme_data_cursor += dlme_data_hdr->dlme_impdef_region_size; 299d42119ccSManish V Badarkhe 300d42119ccSManish V Badarkhe /* 301d42119ccSManish V Badarkhe * Prepare DLME data size, includes all data region referenced above 302d42119ccSManish V Badarkhe * alongwith the DLME data header 303d42119ccSManish V Badarkhe */ 304d42119ccSManish V Badarkhe dlme_data_hdr->dlme_data_size = dlme_data_cursor - (uint8_t *)dlme_data_hdr; 305d42119ccSManish V Badarkhe 306d42119ccSManish V Badarkhe /* Unmap the DLME data region. */ 307d42119ccSManish V Badarkhe rc = mmap_remove_dynamic_region(dlme_data_mapping, dlme_data_mapping_bytes); 308d42119ccSManish V Badarkhe if (rc != 0) { 309d42119ccSManish V Badarkhe ERROR("%s(): mmap_remove_dynamic_region() failed" 310d42119ccSManish V Badarkhe " unexpectedly rc=%d\n", __func__, rc); 311d42119ccSManish V Badarkhe panic(); 312d42119ccSManish V Badarkhe } 31340e1fad6SManish Pandey 31440e1fad6SManish Pandey return SUCCESS; 31540e1fad6SManish Pandey } 31640e1fad6SManish Pandey 31740e1fad6SManish Pandey /* 31840e1fad6SManish Pandey * Note: accesses to the dynamic launch args, and to the DLME data are 31940e1fad6SManish Pandey * little-endian as required, thanks to TF-A BL31 init requirements. 32040e1fad6SManish Pandey */ 32140e1fad6SManish Pandey static enum drtm_retc drtm_dl_check_args(uint64_t x1, 32240e1fad6SManish Pandey struct_drtm_dl_args *a_out) 32340e1fad6SManish Pandey { 32440e1fad6SManish Pandey uint64_t dlme_start, dlme_end; 32540e1fad6SManish Pandey uint64_t dlme_img_start, dlme_img_ep, dlme_img_end; 32640e1fad6SManish Pandey uint64_t dlme_data_start, dlme_data_end; 32767471e75SManish Pandey uintptr_t va_mapping; 32867471e75SManish Pandey size_t va_mapping_size; 32940e1fad6SManish Pandey struct_drtm_dl_args *a; 33040e1fad6SManish Pandey struct_drtm_dl_args args_buf; 33140e1fad6SManish Pandey int rc; 33240e1fad6SManish Pandey 33340e1fad6SManish Pandey if (x1 % DRTM_PAGE_SIZE != 0) { 33440e1fad6SManish Pandey ERROR("DRTM: parameters structure is not " 33540e1fad6SManish Pandey DRTM_PAGE_SIZE_STR "-aligned\n"); 33640e1fad6SManish Pandey return INVALID_PARAMETERS; 33740e1fad6SManish Pandey } 33840e1fad6SManish Pandey 33967471e75SManish Pandey va_mapping_size = ALIGNED_UP(sizeof(struct_drtm_dl_args), DRTM_PAGE_SIZE); 340764aa951SManish V Badarkhe 341764aa951SManish V Badarkhe /* check DRTM parameters are within NS address region */ 34267471e75SManish Pandey rc = plat_drtm_validate_ns_region(x1, va_mapping_size); 343764aa951SManish V Badarkhe if (rc != 0) { 344764aa951SManish V Badarkhe ERROR("DRTM: parameters lies within secure memory\n"); 345764aa951SManish V Badarkhe return INVALID_PARAMETERS; 346764aa951SManish V Badarkhe } 347764aa951SManish V Badarkhe 34867471e75SManish Pandey rc = mmap_add_dynamic_region_alloc_va(x1, &va_mapping, va_mapping_size, 34940e1fad6SManish Pandey MT_MEMORY | MT_NS | MT_RO | 35040e1fad6SManish Pandey MT_SHAREABILITY_ISH); 35140e1fad6SManish Pandey if (rc != 0) { 35240e1fad6SManish Pandey WARN("DRTM: %s: mmap_add_dynamic_region() failed rc=%d\n", 35340e1fad6SManish Pandey __func__, rc); 35440e1fad6SManish Pandey return INTERNAL_ERROR; 35540e1fad6SManish Pandey } 35667471e75SManish Pandey a = (struct_drtm_dl_args *)va_mapping; 35767471e75SManish Pandey 35867471e75SManish Pandey /* Sanitize cache of data passed in args by the DCE Preamble. */ 35967471e75SManish Pandey flush_dcache_range(va_mapping, va_mapping_size); 36067471e75SManish Pandey 36140e1fad6SManish Pandey args_buf = *a; 36240e1fad6SManish Pandey 36367471e75SManish Pandey rc = mmap_remove_dynamic_region(va_mapping, va_mapping_size); 36440e1fad6SManish Pandey if (rc) { 36540e1fad6SManish Pandey ERROR("%s(): mmap_remove_dynamic_region() failed unexpectedly" 36640e1fad6SManish Pandey " rc=%d\n", __func__, rc); 36740e1fad6SManish Pandey panic(); 36840e1fad6SManish Pandey } 36940e1fad6SManish Pandey a = &args_buf; 37040e1fad6SManish Pandey 371c503ded2SManish V Badarkhe if (!((a->version >= ARM_DRTM_PARAMS_MIN_VERSION) && 372c503ded2SManish V Badarkhe (a->version <= ARM_DRTM_PARAMS_MAX_VERSION))) { 373c503ded2SManish V Badarkhe ERROR("DRTM: parameters structure version %u is unsupported\n", 374c503ded2SManish V Badarkhe a->version); 37540e1fad6SManish Pandey return NOT_SUPPORTED; 37640e1fad6SManish Pandey } 37740e1fad6SManish Pandey 37840e1fad6SManish Pandey if (!(a->dlme_img_off < a->dlme_size && 37940e1fad6SManish Pandey a->dlme_data_off < a->dlme_size)) { 38040e1fad6SManish Pandey ERROR("DRTM: argument offset is outside of the DLME region\n"); 38140e1fad6SManish Pandey return INVALID_PARAMETERS; 38240e1fad6SManish Pandey } 38340e1fad6SManish Pandey dlme_start = a->dlme_paddr; 38440e1fad6SManish Pandey dlme_end = a->dlme_paddr + a->dlme_size; 38540e1fad6SManish Pandey dlme_img_start = a->dlme_paddr + a->dlme_img_off; 38640e1fad6SManish Pandey dlme_img_ep = dlme_img_start + a->dlme_img_ep_off; 38740e1fad6SManish Pandey dlme_img_end = dlme_img_start + a->dlme_img_size; 38840e1fad6SManish Pandey dlme_data_start = a->dlme_paddr + a->dlme_data_off; 38940e1fad6SManish Pandey dlme_data_end = dlme_end; 39040e1fad6SManish Pandey 39140e1fad6SManish Pandey /* Check the DLME regions arguments. */ 39240e1fad6SManish Pandey if ((dlme_start % DRTM_PAGE_SIZE) != 0) { 39340e1fad6SManish Pandey ERROR("DRTM: argument DLME region is not " 39440e1fad6SManish Pandey DRTM_PAGE_SIZE_STR "-aligned\n"); 39540e1fad6SManish Pandey return INVALID_PARAMETERS; 39640e1fad6SManish Pandey } 39740e1fad6SManish Pandey 39840e1fad6SManish Pandey if (!(dlme_start < dlme_end && 39940e1fad6SManish Pandey dlme_start <= dlme_img_start && dlme_img_start < dlme_img_end && 40040e1fad6SManish Pandey dlme_start <= dlme_data_start && dlme_data_start < dlme_data_end)) { 40140e1fad6SManish Pandey ERROR("DRTM: argument DLME region is discontiguous\n"); 40240e1fad6SManish Pandey return INVALID_PARAMETERS; 40340e1fad6SManish Pandey } 40440e1fad6SManish Pandey 40540e1fad6SManish Pandey if (dlme_img_start < dlme_data_end && dlme_data_start < dlme_img_end) { 40640e1fad6SManish Pandey ERROR("DRTM: argument DLME regions overlap\n"); 40740e1fad6SManish Pandey return INVALID_PARAMETERS; 40840e1fad6SManish Pandey } 40940e1fad6SManish Pandey 41040e1fad6SManish Pandey /* Check the DLME image region arguments. */ 41140e1fad6SManish Pandey if ((dlme_img_start % DRTM_PAGE_SIZE) != 0) { 41240e1fad6SManish Pandey ERROR("DRTM: argument DLME image region is not " 41340e1fad6SManish Pandey DRTM_PAGE_SIZE_STR "-aligned\n"); 41440e1fad6SManish Pandey return INVALID_PARAMETERS; 41540e1fad6SManish Pandey } 41640e1fad6SManish Pandey 41740e1fad6SManish Pandey if (!(dlme_img_start <= dlme_img_ep && dlme_img_ep < dlme_img_end)) { 41840e1fad6SManish Pandey ERROR("DRTM: DLME entry point is outside of the DLME image region\n"); 41940e1fad6SManish Pandey return INVALID_PARAMETERS; 42040e1fad6SManish Pandey } 42140e1fad6SManish Pandey 42240e1fad6SManish Pandey if ((dlme_img_ep % 4) != 0) { 42340e1fad6SManish Pandey ERROR("DRTM: DLME image entry point is not 4-byte-aligned\n"); 42440e1fad6SManish Pandey return INVALID_PARAMETERS; 42540e1fad6SManish Pandey } 42640e1fad6SManish Pandey 42740e1fad6SManish Pandey /* Check the DLME data region arguments. */ 42840e1fad6SManish Pandey if ((dlme_data_start % DRTM_PAGE_SIZE) != 0) { 42940e1fad6SManish Pandey ERROR("DRTM: argument DLME data region is not " 43040e1fad6SManish Pandey DRTM_PAGE_SIZE_STR "-aligned\n"); 43140e1fad6SManish Pandey return INVALID_PARAMETERS; 43240e1fad6SManish Pandey } 43340e1fad6SManish Pandey 434d42119ccSManish V Badarkhe if (dlme_data_end - dlme_data_start < dlme_data_min_size) { 43540e1fad6SManish Pandey ERROR("DRTM: argument DLME data region is short of %lu bytes\n", 436d42119ccSManish V Badarkhe dlme_data_min_size - (size_t)(dlme_data_end - dlme_data_start)); 43740e1fad6SManish Pandey return INVALID_PARAMETERS; 43840e1fad6SManish Pandey } 43940e1fad6SManish Pandey 440764aa951SManish V Badarkhe /* check DLME region (paddr + size) is within a NS address region */ 441764aa951SManish V Badarkhe rc = plat_drtm_validate_ns_region(dlme_start, (size_t)a->dlme_size); 442764aa951SManish V Badarkhe if (rc != 0) { 443764aa951SManish V Badarkhe ERROR("DRTM: DLME region lies within secure memory\n"); 444764aa951SManish V Badarkhe return INVALID_PARAMETERS; 445764aa951SManish V Badarkhe } 446764aa951SManish V Badarkhe 44740e1fad6SManish Pandey /* Check the Normal World DCE region arguments. */ 44840e1fad6SManish Pandey if (a->dce_nwd_paddr != 0) { 44940e1fad6SManish Pandey uint32_t dce_nwd_start = a->dce_nwd_paddr; 45040e1fad6SManish Pandey uint32_t dce_nwd_end = dce_nwd_start + a->dce_nwd_size; 45140e1fad6SManish Pandey 45240e1fad6SManish Pandey if (!(dce_nwd_start < dce_nwd_end)) { 45340e1fad6SManish Pandey ERROR("DRTM: argument Normal World DCE region is dicontiguous\n"); 45440e1fad6SManish Pandey return INVALID_PARAMETERS; 45540e1fad6SManish Pandey } 45640e1fad6SManish Pandey 45740e1fad6SManish Pandey if (dce_nwd_start < dlme_end && dlme_start < dce_nwd_end) { 45840e1fad6SManish Pandey ERROR("DRTM: argument Normal World DCE regions overlap\n"); 45940e1fad6SManish Pandey return INVALID_PARAMETERS; 46040e1fad6SManish Pandey } 46140e1fad6SManish Pandey } 46240e1fad6SManish Pandey 46367471e75SManish Pandey /* 46467471e75SManish Pandey * Map and sanitize the cache of data range passed by DCE Preamble. This 46567471e75SManish Pandey * is required to avoid / defend against racing with cache evictions 46667471e75SManish Pandey */ 46767471e75SManish Pandey va_mapping_size = ALIGNED_UP((dlme_end - dlme_start), DRTM_PAGE_SIZE); 46823378ae0SManish V Badarkhe rc = mmap_add_dynamic_region_alloc_va(dlme_start, &va_mapping, va_mapping_size, 46967471e75SManish Pandey MT_MEMORY | MT_NS | MT_RO | 47067471e75SManish Pandey MT_SHAREABILITY_ISH); 47167471e75SManish Pandey if (rc != 0) { 47267471e75SManish Pandey ERROR("DRTM: %s: mmap_add_dynamic_region_alloc_va() failed rc=%d\n", 47367471e75SManish Pandey __func__, rc); 47467471e75SManish Pandey return INTERNAL_ERROR; 47567471e75SManish Pandey } 47667471e75SManish Pandey flush_dcache_range(va_mapping, va_mapping_size); 47767471e75SManish Pandey 47867471e75SManish Pandey rc = mmap_remove_dynamic_region(va_mapping, va_mapping_size); 47967471e75SManish Pandey if (rc) { 48067471e75SManish Pandey ERROR("%s(): mmap_remove_dynamic_region() failed unexpectedly" 48167471e75SManish Pandey " rc=%d\n", __func__, rc); 48267471e75SManish Pandey panic(); 48367471e75SManish Pandey } 48467471e75SManish Pandey 48540e1fad6SManish Pandey *a_out = *a; 48640e1fad6SManish Pandey return SUCCESS; 48740e1fad6SManish Pandey } 48840e1fad6SManish Pandey 489d1747e1bSManish Pandey static void drtm_dl_reset_dlme_el_state(enum drtm_dlme_el dlme_el) 490d1747e1bSManish Pandey { 491d1747e1bSManish Pandey uint64_t sctlr; 492d1747e1bSManish Pandey 493d1747e1bSManish Pandey /* 494d1747e1bSManish Pandey * TODO: Set PE state according to the PSCI's specification of the initial 495d1747e1bSManish Pandey * state after CPU_ON, or to reset values if unspecified, where they exist, 496d1747e1bSManish Pandey * or define sensible values otherwise. 497d1747e1bSManish Pandey */ 498d1747e1bSManish Pandey 499d1747e1bSManish Pandey switch (dlme_el) { 500d1747e1bSManish Pandey case DLME_AT_EL1: 501d1747e1bSManish Pandey sctlr = read_sctlr_el1(); 502d1747e1bSManish Pandey break; 503d1747e1bSManish Pandey 504d1747e1bSManish Pandey case DLME_AT_EL2: 505d1747e1bSManish Pandey sctlr = read_sctlr_el2(); 506d1747e1bSManish Pandey break; 507d1747e1bSManish Pandey 508d1747e1bSManish Pandey default: /* Not reached */ 509d1747e1bSManish Pandey ERROR("%s(): dlme_el has the unexpected value %d\n", 510d1747e1bSManish Pandey __func__, dlme_el); 511d1747e1bSManish Pandey panic(); 512d1747e1bSManish Pandey } 513d1747e1bSManish Pandey 514d1747e1bSManish Pandey sctlr &= ~(/* Disable DLME's EL MMU, since the existing page-tables are untrusted. */ 515d1747e1bSManish Pandey SCTLR_M_BIT 516d1747e1bSManish Pandey | SCTLR_EE_BIT /* Little-endian data accesses. */ 51723378ae0SManish V Badarkhe | SCTLR_C_BIT /* disable data caching */ 51823378ae0SManish V Badarkhe | SCTLR_I_BIT /* disable instruction caching */ 519d1747e1bSManish Pandey ); 520d1747e1bSManish Pandey 521d1747e1bSManish Pandey switch (dlme_el) { 522d1747e1bSManish Pandey case DLME_AT_EL1: 523d1747e1bSManish Pandey write_sctlr_el1(sctlr); 524d1747e1bSManish Pandey break; 525d1747e1bSManish Pandey 526d1747e1bSManish Pandey case DLME_AT_EL2: 527d1747e1bSManish Pandey write_sctlr_el2(sctlr); 528d1747e1bSManish Pandey break; 529d1747e1bSManish Pandey } 530d1747e1bSManish Pandey } 531d1747e1bSManish Pandey 532d1747e1bSManish Pandey static void drtm_dl_reset_dlme_context(enum drtm_dlme_el dlme_el) 533d1747e1bSManish Pandey { 534d1747e1bSManish Pandey void *ns_ctx = cm_get_context(NON_SECURE); 535d1747e1bSManish Pandey gp_regs_t *gpregs = get_gpregs_ctx(ns_ctx); 536d1747e1bSManish Pandey uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ns_ctx), CTX_SPSR_EL3); 537d1747e1bSManish Pandey 538d1747e1bSManish Pandey /* Reset all gpregs, including SP_EL0. */ 539d1747e1bSManish Pandey memset(gpregs, 0, sizeof(*gpregs)); 540d1747e1bSManish Pandey 541d1747e1bSManish Pandey /* Reset SP_ELx. */ 542d1747e1bSManish Pandey switch (dlme_el) { 543d1747e1bSManish Pandey case DLME_AT_EL1: 544d1747e1bSManish Pandey write_sp_el1(0); 545d1747e1bSManish Pandey break; 546d1747e1bSManish Pandey 547d1747e1bSManish Pandey case DLME_AT_EL2: 548d1747e1bSManish Pandey write_sp_el2(0); 549d1747e1bSManish Pandey break; 550d1747e1bSManish Pandey } 551d1747e1bSManish Pandey 552d1747e1bSManish Pandey /* 553d1747e1bSManish Pandey * DLME's async exceptions are masked to avoid a NWd attacker's timed 554d1747e1bSManish Pandey * interference with any state we established trust in or measured. 555d1747e1bSManish Pandey */ 556d1747e1bSManish Pandey spsr_el3 |= SPSR_DAIF_MASK << SPSR_DAIF_SHIFT; 557d1747e1bSManish Pandey 558d1747e1bSManish Pandey write_ctx_reg(get_el3state_ctx(ns_ctx), CTX_SPSR_EL3, spsr_el3); 559d1747e1bSManish Pandey } 560d1747e1bSManish Pandey 561d1747e1bSManish Pandey static void drtm_dl_prepare_eret_to_dlme(const struct_drtm_dl_args *args, enum drtm_dlme_el dlme_el) 562d1747e1bSManish Pandey { 563d1747e1bSManish Pandey void *ctx = cm_get_context(NON_SECURE); 564d1747e1bSManish Pandey uint64_t dlme_ep = DL_ARGS_GET_DLME_ENTRY_POINT(args); 565d1747e1bSManish Pandey uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3); 566d1747e1bSManish Pandey 567d1747e1bSManish Pandey /* Next ERET is to the DLME's EL. */ 568d1747e1bSManish Pandey spsr_el3 &= ~(MODE_EL_MASK << MODE_EL_SHIFT); 569d1747e1bSManish Pandey switch (dlme_el) { 570d1747e1bSManish Pandey case DLME_AT_EL1: 571d1747e1bSManish Pandey spsr_el3 |= MODE_EL1 << MODE_EL_SHIFT; 572d1747e1bSManish Pandey break; 573d1747e1bSManish Pandey 574d1747e1bSManish Pandey case DLME_AT_EL2: 575d1747e1bSManish Pandey spsr_el3 |= MODE_EL2 << MODE_EL_SHIFT; 576d1747e1bSManish Pandey break; 577d1747e1bSManish Pandey } 578d1747e1bSManish Pandey 579d1747e1bSManish Pandey /* Next ERET is to the DLME entry point. */ 580d1747e1bSManish Pandey cm_set_elr_spsr_el3(NON_SECURE, dlme_ep, spsr_el3); 581d1747e1bSManish Pandey } 582d1747e1bSManish Pandey 583bd6cc0b2SManish Pandey static uint64_t drtm_dynamic_launch(uint64_t x1, void *handle) 584bd6cc0b2SManish Pandey { 585bd6cc0b2SManish Pandey enum drtm_retc ret = SUCCESS; 5862b13a985SManish V Badarkhe enum drtm_retc dma_prot_ret; 58740e1fad6SManish Pandey struct_drtm_dl_args args; 588d1747e1bSManish Pandey /* DLME should be highest NS exception level */ 589d1747e1bSManish Pandey enum drtm_dlme_el dlme_el = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1; 590bd6cc0b2SManish Pandey 591bd6cc0b2SManish Pandey /* Ensure that only boot PE is powered on */ 592bd6cc0b2SManish Pandey ret = drtm_dl_check_cores(); 593bd6cc0b2SManish Pandey if (ret != SUCCESS) { 594bd6cc0b2SManish Pandey SMC_RET1(handle, ret); 595bd6cc0b2SManish Pandey } 596bd6cc0b2SManish Pandey 597bd6cc0b2SManish Pandey /* 598bd6cc0b2SManish Pandey * Ensure that execution state is AArch64 and the caller 599bd6cc0b2SManish Pandey * is highest non-secure exception level 600bd6cc0b2SManish Pandey */ 601bd6cc0b2SManish Pandey ret = drtm_dl_check_caller_el(handle); 602bd6cc0b2SManish Pandey if (ret != SUCCESS) { 603bd6cc0b2SManish Pandey SMC_RET1(handle, ret); 604bd6cc0b2SManish Pandey } 605bd6cc0b2SManish Pandey 60640e1fad6SManish Pandey ret = drtm_dl_check_args(x1, &args); 60740e1fad6SManish Pandey if (ret != SUCCESS) { 60840e1fad6SManish Pandey SMC_RET1(handle, ret); 60940e1fad6SManish Pandey } 61040e1fad6SManish Pandey 611b1392f42SManish Pandey /* Ensure that there are no SDEI event registered */ 612b1392f42SManish Pandey #if SDEI_SUPPORT 613b1392f42SManish Pandey if (sdei_get_registered_event_count() != 0) { 614b1392f42SManish Pandey SMC_RET1(handle, DENIED); 615b1392f42SManish Pandey } 616b1392f42SManish Pandey #endif /* SDEI_SUPPORT */ 617b1392f42SManish Pandey 6182b13a985SManish V Badarkhe /* 6192b13a985SManish V Badarkhe * Engage the DMA protections. The launch cannot proceed without the DMA 6202b13a985SManish V Badarkhe * protections due to potential TOC/TOU vulnerabilities w.r.t. the DLME 6212b13a985SManish V Badarkhe * region (and to the NWd DCE region). 6222b13a985SManish V Badarkhe */ 6232b13a985SManish V Badarkhe ret = drtm_dma_prot_engage(&args.dma_prot_args, 6242b13a985SManish V Badarkhe DL_ARGS_GET_DMA_PROT_TYPE(&args)); 6252b13a985SManish V Badarkhe if (ret != SUCCESS) { 6262b13a985SManish V Badarkhe SMC_RET1(handle, ret); 6272b13a985SManish V Badarkhe } 6282b13a985SManish V Badarkhe 6292090e552SManish V Badarkhe /* 6302090e552SManish V Badarkhe * The DMA protection is now engaged. Note that any failure mode that 6312090e552SManish V Badarkhe * returns an error to the DRTM-launch caller must now disengage DMA 6322090e552SManish V Badarkhe * protections before returning to the caller. 6332090e552SManish V Badarkhe */ 6342090e552SManish V Badarkhe 6352090e552SManish V Badarkhe ret = drtm_take_measurements(&args); 6362090e552SManish V Badarkhe if (ret != SUCCESS) { 6372090e552SManish V Badarkhe goto err_undo_dma_prot; 6382090e552SManish V Badarkhe } 6392090e552SManish V Badarkhe 640d42119ccSManish V Badarkhe ret = drtm_dl_prepare_dlme_data(&args); 641d42119ccSManish V Badarkhe if (ret != SUCCESS) { 642d42119ccSManish V Badarkhe goto err_undo_dma_prot; 643d42119ccSManish V Badarkhe } 644d42119ccSManish V Badarkhe 645d1747e1bSManish Pandey /* 646d1747e1bSManish Pandey * Note that, at the time of writing, the DRTM spec allows a successful 647d1747e1bSManish Pandey * launch from NS-EL1 to return to a DLME in NS-EL2. The practical risk 648d1747e1bSManish Pandey * of a privilege escalation, e.g. due to a compromised hypervisor, is 649d1747e1bSManish Pandey * considered small enough not to warrant the specification of additional 650d1747e1bSManish Pandey * DRTM conduits that would be necessary to maintain OSs' abstraction from 651d1747e1bSManish Pandey * the presence of EL2 were the dynamic launch only be allowed from the 652d1747e1bSManish Pandey * highest NS EL. 653d1747e1bSManish Pandey */ 654d1747e1bSManish Pandey 655d1747e1bSManish Pandey dlme_el = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1; 656d1747e1bSManish Pandey 657d1747e1bSManish Pandey drtm_dl_reset_dlme_el_state(dlme_el); 658d1747e1bSManish Pandey drtm_dl_reset_dlme_context(dlme_el); 659d1747e1bSManish Pandey 66023378ae0SManish V Badarkhe /* 66123378ae0SManish V Badarkhe * Setting the Generic Timer frequency is required before launching 66223378ae0SManish V Badarkhe * DLME and is already done for running CPU during PSCI setup. 66323378ae0SManish V Badarkhe */ 664d1747e1bSManish Pandey drtm_dl_prepare_eret_to_dlme(&args, dlme_el); 665d1747e1bSManish Pandey 666d1747e1bSManish Pandey /* 667b94d5909SStuart Yoder * As per DRTM 1.0 spec table #30 invalidate the instruction cache 6682c265975SManish Pandey * before jumping to the DLME. This is required to defend against 6692c265975SManish Pandey * potentially-malicious cache contents. 670d1747e1bSManish Pandey */ 6712c265975SManish Pandey invalidate_icache_all(); 672d1747e1bSManish Pandey 673d1747e1bSManish Pandey /* Return the DLME region's address in x0, and the DLME data offset in x1.*/ 674d1747e1bSManish Pandey SMC_RET2(handle, args.dlme_paddr, args.dlme_data_off); 6752090e552SManish V Badarkhe 6762090e552SManish V Badarkhe err_undo_dma_prot: 6772090e552SManish V Badarkhe dma_prot_ret = drtm_dma_prot_disengage(); 6782090e552SManish V Badarkhe if (dma_prot_ret != SUCCESS) { 6792090e552SManish V Badarkhe ERROR("%s(): drtm_dma_prot_disengage() failed unexpectedly" 6802090e552SManish V Badarkhe " rc=%d\n", __func__, ret); 6812090e552SManish V Badarkhe panic(); 6822090e552SManish V Badarkhe } 6832090e552SManish V Badarkhe 684bd6cc0b2SManish Pandey SMC_RET1(handle, ret); 685bd6cc0b2SManish Pandey } 686bd6cc0b2SManish Pandey 687e62748e3SManish V Badarkhe uint64_t drtm_smc_handler(uint32_t smc_fid, 688e62748e3SManish V Badarkhe uint64_t x1, 689e62748e3SManish V Badarkhe uint64_t x2, 690e62748e3SManish V Badarkhe uint64_t x3, 691e62748e3SManish V Badarkhe uint64_t x4, 692e62748e3SManish V Badarkhe void *cookie, 693e62748e3SManish V Badarkhe void *handle, 694e62748e3SManish V Badarkhe uint64_t flags) 695e62748e3SManish V Badarkhe { 696e62748e3SManish V Badarkhe /* Check that the SMC call is from the Normal World. */ 697e62748e3SManish V Badarkhe if (!is_caller_non_secure(flags)) { 698e62748e3SManish V Badarkhe SMC_RET1(handle, NOT_SUPPORTED); 699e62748e3SManish V Badarkhe } 700e62748e3SManish V Badarkhe 701e62748e3SManish V Badarkhe switch (smc_fid) { 702e62748e3SManish V Badarkhe case ARM_DRTM_SVC_VERSION: 703e62748e3SManish V Badarkhe INFO("DRTM service handler: version\n"); 704e62748e3SManish V Badarkhe /* Return the version of current implementation */ 705e62748e3SManish V Badarkhe SMC_RET1(handle, ARM_DRTM_VERSION); 706e62748e3SManish V Badarkhe break; /* not reached */ 707e62748e3SManish V Badarkhe 708e62748e3SManish V Badarkhe case ARM_DRTM_SVC_FEATURES: 709e62748e3SManish V Badarkhe if (((x1 >> ARM_DRTM_FUNC_SHIFT) & ARM_DRTM_FUNC_MASK) == 710e62748e3SManish V Badarkhe ARM_DRTM_FUNC_ID) { 711e62748e3SManish V Badarkhe /* Dispatch function-based queries. */ 712e62748e3SManish V Badarkhe switch (x1 & FUNCID_MASK) { 713e62748e3SManish V Badarkhe case ARM_DRTM_SVC_VERSION: 714e62748e3SManish V Badarkhe SMC_RET1(handle, SUCCESS); 715e62748e3SManish V Badarkhe break; /* not reached */ 716e62748e3SManish V Badarkhe 717e62748e3SManish V Badarkhe case ARM_DRTM_SVC_FEATURES: 718e62748e3SManish V Badarkhe SMC_RET1(handle, SUCCESS); 719e62748e3SManish V Badarkhe break; /* not reached */ 720e62748e3SManish V Badarkhe 721e62748e3SManish V Badarkhe case ARM_DRTM_SVC_UNPROTECT_MEM: 722e62748e3SManish V Badarkhe SMC_RET1(handle, SUCCESS); 723e62748e3SManish V Badarkhe break; /* not reached */ 724e62748e3SManish V Badarkhe 725e62748e3SManish V Badarkhe case ARM_DRTM_SVC_DYNAMIC_LAUNCH: 726e62748e3SManish V Badarkhe SMC_RET1(handle, SUCCESS); 727e62748e3SManish V Badarkhe break; /* not reached */ 728e62748e3SManish V Badarkhe 729e62748e3SManish V Badarkhe case ARM_DRTM_SVC_CLOSE_LOCALITY: 730e62748e3SManish V Badarkhe WARN("ARM_DRTM_SVC_CLOSE_LOCALITY feature %s", 731e62748e3SManish V Badarkhe "is not supported\n"); 732e62748e3SManish V Badarkhe SMC_RET1(handle, NOT_SUPPORTED); 733e62748e3SManish V Badarkhe break; /* not reached */ 734e62748e3SManish V Badarkhe 735e62748e3SManish V Badarkhe case ARM_DRTM_SVC_GET_ERROR: 736e62748e3SManish V Badarkhe SMC_RET1(handle, SUCCESS); 737e62748e3SManish V Badarkhe break; /* not reached */ 738e62748e3SManish V Badarkhe 739e62748e3SManish V Badarkhe case ARM_DRTM_SVC_SET_ERROR: 740e62748e3SManish V Badarkhe SMC_RET1(handle, SUCCESS); 741e62748e3SManish V Badarkhe break; /* not reached */ 742e62748e3SManish V Badarkhe 743e62748e3SManish V Badarkhe case ARM_DRTM_SVC_SET_TCB_HASH: 744e62748e3SManish V Badarkhe WARN("ARM_DRTM_SVC_TCB_HASH feature %s", 745e62748e3SManish V Badarkhe "is not supported\n"); 746e62748e3SManish V Badarkhe SMC_RET1(handle, NOT_SUPPORTED); 747e62748e3SManish V Badarkhe break; /* not reached */ 748e62748e3SManish V Badarkhe 749e62748e3SManish V Badarkhe case ARM_DRTM_SVC_LOCK_TCB_HASH: 750e62748e3SManish V Badarkhe WARN("ARM_DRTM_SVC_LOCK_TCB_HASH feature %s", 751e62748e3SManish V Badarkhe "is not supported\n"); 752e62748e3SManish V Badarkhe SMC_RET1(handle, NOT_SUPPORTED); 753e62748e3SManish V Badarkhe break; /* not reached */ 754e62748e3SManish V Badarkhe 755e62748e3SManish V Badarkhe default: 756e62748e3SManish V Badarkhe ERROR("Unknown DRTM service function\n"); 757e62748e3SManish V Badarkhe SMC_RET1(handle, NOT_SUPPORTED); 758e62748e3SManish V Badarkhe break; /* not reached */ 759e62748e3SManish V Badarkhe } 760e9467afbSManish V Badarkhe } else { 761e9467afbSManish V Badarkhe /* Dispatch feature-based queries. */ 762e9467afbSManish V Badarkhe switch (x1 & ARM_DRTM_FEAT_ID_MASK) { 763e9467afbSManish V Badarkhe case ARM_DRTM_FEATURES_TPM: 764e9467afbSManish V Badarkhe INFO("++ DRTM service handler: TPM features\n"); 765e9467afbSManish V Badarkhe return drtm_features_tpm(handle); 766e9467afbSManish V Badarkhe break; /* not reached */ 767e9467afbSManish V Badarkhe 768e9467afbSManish V Badarkhe case ARM_DRTM_FEATURES_MEM_REQ: 769e9467afbSManish V Badarkhe INFO("++ DRTM service handler: Min. mem." 770e9467afbSManish V Badarkhe " requirement features\n"); 771e9467afbSManish V Badarkhe return drtm_features_mem_req(handle); 772e9467afbSManish V Badarkhe break; /* not reached */ 773e9467afbSManish V Badarkhe 774e9467afbSManish V Badarkhe case ARM_DRTM_FEATURES_DMA_PROT: 775e9467afbSManish V Badarkhe INFO("++ DRTM service handler: " 776e9467afbSManish V Badarkhe "DMA protection features\n"); 777e9467afbSManish V Badarkhe return drtm_features_dma_prot(handle); 778e9467afbSManish V Badarkhe break; /* not reached */ 779e9467afbSManish V Badarkhe 780e9467afbSManish V Badarkhe case ARM_DRTM_FEATURES_BOOT_PE_ID: 781e9467afbSManish V Badarkhe INFO("++ DRTM service handler: " 782e9467afbSManish V Badarkhe "Boot PE ID features\n"); 783e9467afbSManish V Badarkhe return drtm_features_boot_pe_id(handle); 784e9467afbSManish V Badarkhe break; /* not reached */ 785e9467afbSManish V Badarkhe 786e9467afbSManish V Badarkhe case ARM_DRTM_FEATURES_TCB_HASHES: 787e9467afbSManish V Badarkhe INFO("++ DRTM service handler: " 788e9467afbSManish V Badarkhe "TCB-hashes features\n"); 789e9467afbSManish V Badarkhe return drtm_features_tcb_hashes(handle); 790e9467afbSManish V Badarkhe break; /* not reached */ 791e9467afbSManish V Badarkhe 792e9467afbSManish V Badarkhe default: 793e9467afbSManish V Badarkhe ERROR("Unknown ARM DRTM service feature\n"); 794e9467afbSManish V Badarkhe SMC_RET1(handle, NOT_SUPPORTED); 795e9467afbSManish V Badarkhe break; /* not reached */ 796e9467afbSManish V Badarkhe } 797e62748e3SManish V Badarkhe } 798e62748e3SManish V Badarkhe 799e62748e3SManish V Badarkhe case ARM_DRTM_SVC_UNPROTECT_MEM: 800e62748e3SManish V Badarkhe INFO("DRTM service handler: unprotect mem\n"); 8012b13a985SManish V Badarkhe return drtm_unprotect_mem(handle); 802e62748e3SManish V Badarkhe break; /* not reached */ 803e62748e3SManish V Badarkhe 804e62748e3SManish V Badarkhe case ARM_DRTM_SVC_DYNAMIC_LAUNCH: 805e62748e3SManish V Badarkhe INFO("DRTM service handler: dynamic launch\n"); 806bd6cc0b2SManish Pandey return drtm_dynamic_launch(x1, handle); 807e62748e3SManish V Badarkhe break; /* not reached */ 808e62748e3SManish V Badarkhe 809e62748e3SManish V Badarkhe case ARM_DRTM_SVC_CLOSE_LOCALITY: 810e62748e3SManish V Badarkhe WARN("DRTM service handler: close locality %s\n", 811e62748e3SManish V Badarkhe "is not supported"); 812e62748e3SManish V Badarkhe SMC_RET1(handle, NOT_SUPPORTED); 813e62748e3SManish V Badarkhe break; /* not reached */ 814e62748e3SManish V Badarkhe 815e62748e3SManish V Badarkhe case ARM_DRTM_SVC_GET_ERROR: 816e62748e3SManish V Badarkhe INFO("DRTM service handler: get error\n"); 8175e1fa574SManish V Badarkhe return drtm_get_error(handle); 818e62748e3SManish V Badarkhe break; /* not reached */ 819e62748e3SManish V Badarkhe 820e62748e3SManish V Badarkhe case ARM_DRTM_SVC_SET_ERROR: 821e62748e3SManish V Badarkhe INFO("DRTM service handler: set error\n"); 8225e1fa574SManish V Badarkhe return drtm_set_error(x1, handle); 823e62748e3SManish V Badarkhe break; /* not reached */ 824e62748e3SManish V Badarkhe 825e62748e3SManish V Badarkhe case ARM_DRTM_SVC_SET_TCB_HASH: 826e62748e3SManish V Badarkhe WARN("DRTM service handler: set TCB hash %s\n", 827e62748e3SManish V Badarkhe "is not supported"); 828e62748e3SManish V Badarkhe SMC_RET1(handle, NOT_SUPPORTED); 829e62748e3SManish V Badarkhe break; /* not reached */ 830e62748e3SManish V Badarkhe 831e62748e3SManish V Badarkhe case ARM_DRTM_SVC_LOCK_TCB_HASH: 832e62748e3SManish V Badarkhe WARN("DRTM service handler: lock TCB hash %s\n", 833e62748e3SManish V Badarkhe "is not supported"); 834e62748e3SManish V Badarkhe SMC_RET1(handle, NOT_SUPPORTED); 835e62748e3SManish V Badarkhe break; /* not reached */ 836e62748e3SManish V Badarkhe 837e62748e3SManish V Badarkhe default: 838e62748e3SManish V Badarkhe ERROR("Unknown DRTM service function: 0x%x\n", smc_fid); 839e62748e3SManish V Badarkhe SMC_RET1(handle, SMC_UNK); 840e62748e3SManish V Badarkhe break; /* not reached */ 841e62748e3SManish V Badarkhe } 842e62748e3SManish V Badarkhe 843e62748e3SManish V Badarkhe /* not reached */ 844e62748e3SManish V Badarkhe SMC_RET1(handle, SMC_UNK); 845e62748e3SManish V Badarkhe } 846