xref: /rk3399_ARM-atf/services/std_svc/drtm/drtm_main.c (revision 40e1fad69b9f28ab5e57cea33261bf629b05519c)
1e62748e3SManish V Badarkhe /*
2e62748e3SManish V Badarkhe  * Copyright (c) 2022 Arm Limited. All rights reserved.
3e62748e3SManish V Badarkhe  *
4e62748e3SManish V Badarkhe  * SPDX-License-Identifier:    BSD-3-Clause
5e62748e3SManish V Badarkhe  *
6e62748e3SManish V Badarkhe  * DRTM service
7e62748e3SManish V Badarkhe  *
8e62748e3SManish V Badarkhe  * Authors:
9e62748e3SManish V Badarkhe  *	Lucian Paul-Trifu <lucian.paultrifu@gmail.com>
10e62748e3SManish V Badarkhe  *	Brian Nezvadovitz <brinez@microsoft.com> 2021-02-01
11e62748e3SManish V Badarkhe  */
12e62748e3SManish V Badarkhe 
13e62748e3SManish V Badarkhe #include <stdint.h>
14e62748e3SManish V Badarkhe 
15d54792bdSManish V Badarkhe #include <arch.h>
16d54792bdSManish V Badarkhe #include <arch_helpers.h>
172a1cdee4Sjohpow01 #include <common/bl_common.h>
18e62748e3SManish V Badarkhe #include <common/debug.h>
19e62748e3SManish V Badarkhe #include <common/runtime_svc.h>
20d54792bdSManish V Badarkhe #include <drivers/auth/crypto_mod.h>
21e62748e3SManish V Badarkhe #include "drtm_main.h"
22bd6cc0b2SManish Pandey #include <lib/psci/psci_lib.h>
232a1cdee4Sjohpow01 #include <lib/xlat_tables/xlat_tables_v2.h>
242a1cdee4Sjohpow01 #include <plat/common/platform.h>
25e62748e3SManish V Badarkhe #include <services/drtm_svc.h>
262a1cdee4Sjohpow01 #include <platform_def.h>
27e62748e3SManish V Badarkhe 
282a1cdee4Sjohpow01 /* Structure to store DRTM features specific to the platform. */
292a1cdee4Sjohpow01 static drtm_features_t plat_drtm_features;
302a1cdee4Sjohpow01 
312a1cdee4Sjohpow01 /* DRTM-formatted memory map. */
322a1cdee4Sjohpow01 static drtm_memory_region_descriptor_table_t *plat_drtm_mem_map;
33d54792bdSManish V Badarkhe 
34e62748e3SManish V Badarkhe int drtm_setup(void)
35e62748e3SManish V Badarkhe {
36d54792bdSManish V Badarkhe 	bool rc;
372a1cdee4Sjohpow01 	const plat_drtm_tpm_features_t *plat_tpm_feat;
382a1cdee4Sjohpow01 	const plat_drtm_dma_prot_features_t *plat_dma_prot_feat;
392a1cdee4Sjohpow01 	uint64_t dlme_data_min_size;
40d54792bdSManish V Badarkhe 
41e62748e3SManish V Badarkhe 	INFO("DRTM service setup\n");
42e62748e3SManish V Badarkhe 
432a1cdee4Sjohpow01 	/* Read boot PE ID from MPIDR */
442a1cdee4Sjohpow01 	plat_drtm_features.boot_pe_id = read_mpidr_el1() & MPIDR_AFFINITY_MASK;
45d54792bdSManish V Badarkhe 
46d54792bdSManish V Badarkhe 	rc = drtm_dma_prot_init();
47d54792bdSManish V Badarkhe 	if (rc) {
48d54792bdSManish V Badarkhe 		return INTERNAL_ERROR;
49d54792bdSManish V Badarkhe 	}
50d54792bdSManish V Badarkhe 
51d54792bdSManish V Badarkhe 	/*
52d54792bdSManish V Badarkhe 	 * initialise the platform supported crypto module that will
53d54792bdSManish V Badarkhe 	 * be used by the DRTM-service to calculate hash of DRTM-
54d54792bdSManish V Badarkhe 	 * implementation specific components
55d54792bdSManish V Badarkhe 	 */
56d54792bdSManish V Badarkhe 	crypto_mod_init();
57d54792bdSManish V Badarkhe 
582a1cdee4Sjohpow01 	/* Build DRTM-compatible address map. */
592a1cdee4Sjohpow01 	plat_drtm_mem_map = drtm_build_address_map();
602a1cdee4Sjohpow01 	if (plat_drtm_mem_map == NULL) {
612a1cdee4Sjohpow01 		return INTERNAL_ERROR;
622a1cdee4Sjohpow01 	}
632a1cdee4Sjohpow01 
642a1cdee4Sjohpow01 	/* Get DRTM features from platform hooks. */
652a1cdee4Sjohpow01 	plat_tpm_feat = plat_drtm_get_tpm_features();
662a1cdee4Sjohpow01 	if (plat_tpm_feat == NULL) {
672a1cdee4Sjohpow01 		return INTERNAL_ERROR;
682a1cdee4Sjohpow01 	}
692a1cdee4Sjohpow01 
702a1cdee4Sjohpow01 	plat_dma_prot_feat = plat_drtm_get_dma_prot_features();
712a1cdee4Sjohpow01 	if (plat_dma_prot_feat == NULL) {
722a1cdee4Sjohpow01 		return INTERNAL_ERROR;
732a1cdee4Sjohpow01 	}
742a1cdee4Sjohpow01 
752a1cdee4Sjohpow01 	/*
762a1cdee4Sjohpow01 	 * Add up minimum DLME data memory.
772a1cdee4Sjohpow01 	 *
782a1cdee4Sjohpow01 	 * For systems with complete DMA protection there is only one entry in
792a1cdee4Sjohpow01 	 * the protected regions table.
802a1cdee4Sjohpow01 	 */
812a1cdee4Sjohpow01 	if (plat_dma_prot_feat->dma_protection_support ==
822a1cdee4Sjohpow01 			ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_COMPLETE) {
832a1cdee4Sjohpow01 		dlme_data_min_size =
842a1cdee4Sjohpow01 			sizeof(drtm_memory_region_descriptor_table_t) +
852a1cdee4Sjohpow01 			sizeof(drtm_mem_region_t);
862a1cdee4Sjohpow01 	} else {
872a1cdee4Sjohpow01 		/*
882a1cdee4Sjohpow01 		 * TODO set protected regions table size based on platform DMA
892a1cdee4Sjohpow01 		 * protection configuration
902a1cdee4Sjohpow01 		 */
912a1cdee4Sjohpow01 		panic();
922a1cdee4Sjohpow01 	}
932a1cdee4Sjohpow01 
942a1cdee4Sjohpow01 	dlme_data_min_size += (drtm_get_address_map_size() +
952a1cdee4Sjohpow01 			       PLAT_DRTM_EVENT_LOG_MAX_SIZE +
962a1cdee4Sjohpow01 			       plat_drtm_get_tcb_hash_table_size() +
972a1cdee4Sjohpow01 			       plat_drtm_get_imp_def_dlme_region_size());
982a1cdee4Sjohpow01 
992a1cdee4Sjohpow01 	dlme_data_min_size = page_align(dlme_data_min_size, UP)/PAGE_SIZE;
1002a1cdee4Sjohpow01 
1012a1cdee4Sjohpow01 	/* Fill out platform DRTM features structure */
1022a1cdee4Sjohpow01 	/* Only support default PCR schema (0x1) in this implementation. */
1032a1cdee4Sjohpow01 	ARM_DRTM_TPM_FEATURES_SET_PCR_SCHEMA(plat_drtm_features.tpm_features,
1042a1cdee4Sjohpow01 		ARM_DRTM_TPM_FEATURES_PCR_SCHEMA_DEFAULT);
1052a1cdee4Sjohpow01 	ARM_DRTM_TPM_FEATURES_SET_TPM_HASH(plat_drtm_features.tpm_features,
1062a1cdee4Sjohpow01 		plat_tpm_feat->tpm_based_hash_support);
1072a1cdee4Sjohpow01 	ARM_DRTM_TPM_FEATURES_SET_FW_HASH(plat_drtm_features.tpm_features,
1082a1cdee4Sjohpow01 		plat_tpm_feat->firmware_hash_algorithm);
1092a1cdee4Sjohpow01 	ARM_DRTM_MIN_MEM_REQ_SET_MIN_DLME_DATA_SIZE(plat_drtm_features.minimum_memory_requirement,
1102a1cdee4Sjohpow01 		dlme_data_min_size);
1112a1cdee4Sjohpow01 	ARM_DRTM_MIN_MEM_REQ_SET_DCE_SIZE(plat_drtm_features.minimum_memory_requirement,
1122a1cdee4Sjohpow01 		plat_drtm_get_min_size_normal_world_dce());
1132a1cdee4Sjohpow01 	ARM_DRTM_DMA_PROT_FEATURES_SET_MAX_REGIONS(plat_drtm_features.dma_prot_features,
1142a1cdee4Sjohpow01 		plat_dma_prot_feat->max_num_mem_prot_regions);
1152a1cdee4Sjohpow01 	ARM_DRTM_DMA_PROT_FEATURES_SET_DMA_SUPPORT(plat_drtm_features.dma_prot_features,
1162a1cdee4Sjohpow01 		plat_dma_prot_feat->dma_protection_support);
1172a1cdee4Sjohpow01 	ARM_DRTM_TCB_HASH_FEATURES_SET_MAX_NUM_HASHES(plat_drtm_features.tcb_hash_features,
1182a1cdee4Sjohpow01 		plat_drtm_get_tcb_hash_features());
1192a1cdee4Sjohpow01 
120e62748e3SManish V Badarkhe 	return 0;
121e62748e3SManish V Badarkhe }
122e62748e3SManish V Badarkhe 
123e9467afbSManish V Badarkhe static inline uint64_t drtm_features_tpm(void *ctx)
124e9467afbSManish V Badarkhe {
125e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* TPM feature is supported */
126e9467afbSManish V Badarkhe 		 plat_drtm_features.tpm_features);
127e9467afbSManish V Badarkhe }
128e9467afbSManish V Badarkhe 
129e9467afbSManish V Badarkhe static inline uint64_t drtm_features_mem_req(void *ctx)
130e9467afbSManish V Badarkhe {
131e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* memory req Feature is supported */
132e9467afbSManish V Badarkhe 		 plat_drtm_features.minimum_memory_requirement);
133e9467afbSManish V Badarkhe }
134e9467afbSManish V Badarkhe 
135e9467afbSManish V Badarkhe static inline uint64_t drtm_features_boot_pe_id(void *ctx)
136e9467afbSManish V Badarkhe {
137e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* Boot PE feature is supported */
138e9467afbSManish V Badarkhe 		 plat_drtm_features.boot_pe_id);
139e9467afbSManish V Badarkhe }
140e9467afbSManish V Badarkhe 
141e9467afbSManish V Badarkhe static inline uint64_t drtm_features_dma_prot(void *ctx)
142e9467afbSManish V Badarkhe {
143e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* DMA protection feature is supported */
144e9467afbSManish V Badarkhe 		 plat_drtm_features.dma_prot_features);
145e9467afbSManish V Badarkhe }
146e9467afbSManish V Badarkhe 
147e9467afbSManish V Badarkhe static inline uint64_t drtm_features_tcb_hashes(void *ctx)
148e9467afbSManish V Badarkhe {
149e9467afbSManish V Badarkhe 	SMC_RET2(ctx, 1ULL, /* TCB hash feature is supported */
150e9467afbSManish V Badarkhe 		 plat_drtm_features.tcb_hash_features);
151e9467afbSManish V Badarkhe }
152e9467afbSManish V Badarkhe 
153bd6cc0b2SManish Pandey static enum drtm_retc drtm_dl_check_caller_el(void *ctx)
154bd6cc0b2SManish Pandey {
155bd6cc0b2SManish Pandey 	uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3);
156bd6cc0b2SManish Pandey 	uint64_t dl_caller_el;
157bd6cc0b2SManish Pandey 	uint64_t dl_caller_aarch;
158bd6cc0b2SManish Pandey 
159bd6cc0b2SManish Pandey 	dl_caller_el = spsr_el3 >> MODE_EL_SHIFT & MODE_EL_MASK;
160bd6cc0b2SManish Pandey 	dl_caller_aarch = spsr_el3 >> MODE_RW_SHIFT & MODE_RW_MASK;
161bd6cc0b2SManish Pandey 
162bd6cc0b2SManish Pandey 	/* Caller's security state is checked from drtm_smc_handle function */
163bd6cc0b2SManish Pandey 
164bd6cc0b2SManish Pandey 	/* Caller can be NS-EL2/EL1 */
165bd6cc0b2SManish Pandey 	if (dl_caller_el == MODE_EL3) {
166bd6cc0b2SManish Pandey 		ERROR("DRTM: invalid launch from EL3\n");
167bd6cc0b2SManish Pandey 		return DENIED;
168bd6cc0b2SManish Pandey 	}
169bd6cc0b2SManish Pandey 
170bd6cc0b2SManish Pandey 	if (dl_caller_aarch != MODE_RW_64) {
171bd6cc0b2SManish Pandey 		ERROR("DRTM: invalid launch from non-AArch64 execution state\n");
172bd6cc0b2SManish Pandey 		return DENIED;
173bd6cc0b2SManish Pandey 	}
174bd6cc0b2SManish Pandey 
175bd6cc0b2SManish Pandey 	return SUCCESS;
176bd6cc0b2SManish Pandey }
177bd6cc0b2SManish Pandey 
178bd6cc0b2SManish Pandey static enum drtm_retc drtm_dl_check_cores(void)
179bd6cc0b2SManish Pandey {
180bd6cc0b2SManish Pandey 	bool running_on_single_core;
181bd6cc0b2SManish Pandey 	uint64_t this_pe_aff_value = read_mpidr_el1() & MPIDR_AFFINITY_MASK;
182bd6cc0b2SManish Pandey 
183bd6cc0b2SManish Pandey 	if (this_pe_aff_value != plat_drtm_features.boot_pe_id) {
184bd6cc0b2SManish Pandey 		ERROR("DRTM: invalid launch on a non-boot PE\n");
185bd6cc0b2SManish Pandey 		return DENIED;
186bd6cc0b2SManish Pandey 	}
187bd6cc0b2SManish Pandey 
188bd6cc0b2SManish Pandey 	running_on_single_core = psci_is_last_on_cpu_safe();
189bd6cc0b2SManish Pandey 	if (!running_on_single_core) {
190bd6cc0b2SManish Pandey 		ERROR("DRTM: invalid launch due to non-boot PE not being turned off\n");
191bd6cc0b2SManish Pandey 		return DENIED;
192bd6cc0b2SManish Pandey 	}
193bd6cc0b2SManish Pandey 
194bd6cc0b2SManish Pandey 	return SUCCESS;
195bd6cc0b2SManish Pandey }
196bd6cc0b2SManish Pandey 
197*40e1fad6SManish Pandey static enum drtm_retc drtm_dl_prepare_dlme_data(const struct_drtm_dl_args *args,
198*40e1fad6SManish Pandey 						size_t *dlme_data_size_out)
199*40e1fad6SManish Pandey {
200*40e1fad6SManish Pandey 	size_t dlme_data_total_bytes_req = 0;
201*40e1fad6SManish Pandey 
202*40e1fad6SManish Pandey 	*dlme_data_size_out = dlme_data_total_bytes_req;
203*40e1fad6SManish Pandey 
204*40e1fad6SManish Pandey 	return SUCCESS;
205*40e1fad6SManish Pandey }
206*40e1fad6SManish Pandey 
207*40e1fad6SManish Pandey /*
208*40e1fad6SManish Pandey  * Note: accesses to the dynamic launch args, and to the DLME data are
209*40e1fad6SManish Pandey  * little-endian as required, thanks to TF-A BL31 init requirements.
210*40e1fad6SManish Pandey  */
211*40e1fad6SManish Pandey static enum drtm_retc drtm_dl_check_args(uint64_t x1,
212*40e1fad6SManish Pandey 					 struct_drtm_dl_args *a_out)
213*40e1fad6SManish Pandey {
214*40e1fad6SManish Pandey 	uint64_t dlme_start, dlme_end;
215*40e1fad6SManish Pandey 	uint64_t dlme_img_start, dlme_img_ep, dlme_img_end;
216*40e1fad6SManish Pandey 	uint64_t dlme_data_start, dlme_data_end;
217*40e1fad6SManish Pandey 	uintptr_t args_mapping;
218*40e1fad6SManish Pandey 	size_t args_mapping_size;
219*40e1fad6SManish Pandey 	struct_drtm_dl_args *a;
220*40e1fad6SManish Pandey 	struct_drtm_dl_args args_buf;
221*40e1fad6SManish Pandey 	size_t dlme_data_size_req;
222*40e1fad6SManish Pandey 	int rc;
223*40e1fad6SManish Pandey 
224*40e1fad6SManish Pandey 	if (x1 % DRTM_PAGE_SIZE != 0) {
225*40e1fad6SManish Pandey 		ERROR("DRTM: parameters structure is not "
226*40e1fad6SManish Pandey 		      DRTM_PAGE_SIZE_STR "-aligned\n");
227*40e1fad6SManish Pandey 		return INVALID_PARAMETERS;
228*40e1fad6SManish Pandey 	}
229*40e1fad6SManish Pandey 
230*40e1fad6SManish Pandey 	args_mapping_size = ALIGNED_UP(sizeof(struct_drtm_dl_args), DRTM_PAGE_SIZE);
231*40e1fad6SManish Pandey 	rc = mmap_add_dynamic_region_alloc_va(x1, &args_mapping, args_mapping_size,
232*40e1fad6SManish Pandey 					      MT_MEMORY | MT_NS | MT_RO |
233*40e1fad6SManish Pandey 					      MT_SHAREABILITY_ISH);
234*40e1fad6SManish Pandey 	if (rc != 0) {
235*40e1fad6SManish Pandey 		WARN("DRTM: %s: mmap_add_dynamic_region() failed rc=%d\n",
236*40e1fad6SManish Pandey 		      __func__, rc);
237*40e1fad6SManish Pandey 		return INTERNAL_ERROR;
238*40e1fad6SManish Pandey 	}
239*40e1fad6SManish Pandey 	a = (struct_drtm_dl_args *)args_mapping;
240*40e1fad6SManish Pandey 	/*
241*40e1fad6SManish Pandey 	 * TODO: invalidate all data cache before reading the data passed by the
242*40e1fad6SManish Pandey 	 * DCE Preamble.  This is required to avoid / defend against racing with
243*40e1fad6SManish Pandey 	 * cache evictions.
244*40e1fad6SManish Pandey 	 */
245*40e1fad6SManish Pandey 	args_buf = *a;
246*40e1fad6SManish Pandey 
247*40e1fad6SManish Pandey 	rc = mmap_remove_dynamic_region(args_mapping, args_mapping_size);
248*40e1fad6SManish Pandey 	if (rc) {
249*40e1fad6SManish Pandey 		ERROR("%s(): mmap_remove_dynamic_region() failed unexpectedly"
250*40e1fad6SManish Pandey 		      " rc=%d\n", __func__, rc);
251*40e1fad6SManish Pandey 		panic();
252*40e1fad6SManish Pandey 	}
253*40e1fad6SManish Pandey 	a = &args_buf;
254*40e1fad6SManish Pandey 
255*40e1fad6SManish Pandey 	if (a->version != 1) {
256*40e1fad6SManish Pandey 		ERROR("DRTM: parameters structure incompatible with major version %d\n",
257*40e1fad6SManish Pandey 		      ARM_DRTM_VERSION_MAJOR);
258*40e1fad6SManish Pandey 		return NOT_SUPPORTED;
259*40e1fad6SManish Pandey 	}
260*40e1fad6SManish Pandey 
261*40e1fad6SManish Pandey 	if (!(a->dlme_img_off < a->dlme_size &&
262*40e1fad6SManish Pandey 	      a->dlme_data_off < a->dlme_size)) {
263*40e1fad6SManish Pandey 		ERROR("DRTM: argument offset is outside of the DLME region\n");
264*40e1fad6SManish Pandey 		return INVALID_PARAMETERS;
265*40e1fad6SManish Pandey 	}
266*40e1fad6SManish Pandey 	dlme_start = a->dlme_paddr;
267*40e1fad6SManish Pandey 	dlme_end = a->dlme_paddr + a->dlme_size;
268*40e1fad6SManish Pandey 	dlme_img_start = a->dlme_paddr + a->dlme_img_off;
269*40e1fad6SManish Pandey 	dlme_img_ep = dlme_img_start + a->dlme_img_ep_off;
270*40e1fad6SManish Pandey 	dlme_img_end = dlme_img_start + a->dlme_img_size;
271*40e1fad6SManish Pandey 	dlme_data_start = a->dlme_paddr + a->dlme_data_off;
272*40e1fad6SManish Pandey 	dlme_data_end = dlme_end;
273*40e1fad6SManish Pandey 
274*40e1fad6SManish Pandey 	/*
275*40e1fad6SManish Pandey 	 * TODO: validate that the DLME physical address range is all NS memory,
276*40e1fad6SManish Pandey 	 * return INVALID_PARAMETERS if it is not.
277*40e1fad6SManish Pandey 	 * Note that this check relies on platform-specific information. For
278*40e1fad6SManish Pandey 	 * examples, see psci_plat_pm_ops->validate_ns_entrypoint() or
279*40e1fad6SManish Pandey 	 * arm_validate_ns_entrypoint().
280*40e1fad6SManish Pandey 	 */
281*40e1fad6SManish Pandey 
282*40e1fad6SManish Pandey 	/* Check the DLME regions arguments. */
283*40e1fad6SManish Pandey 	if ((dlme_start % DRTM_PAGE_SIZE) != 0) {
284*40e1fad6SManish Pandey 		ERROR("DRTM: argument DLME region is not "
285*40e1fad6SManish Pandey 		      DRTM_PAGE_SIZE_STR "-aligned\n");
286*40e1fad6SManish Pandey 		return INVALID_PARAMETERS;
287*40e1fad6SManish Pandey 	}
288*40e1fad6SManish Pandey 
289*40e1fad6SManish Pandey 	if (!(dlme_start < dlme_end &&
290*40e1fad6SManish Pandey 	      dlme_start <= dlme_img_start && dlme_img_start < dlme_img_end &&
291*40e1fad6SManish Pandey 	      dlme_start <= dlme_data_start && dlme_data_start < dlme_data_end)) {
292*40e1fad6SManish Pandey 		ERROR("DRTM: argument DLME region is discontiguous\n");
293*40e1fad6SManish Pandey 		return INVALID_PARAMETERS;
294*40e1fad6SManish Pandey 	}
295*40e1fad6SManish Pandey 
296*40e1fad6SManish Pandey 	if (dlme_img_start < dlme_data_end && dlme_data_start < dlme_img_end) {
297*40e1fad6SManish Pandey 		ERROR("DRTM: argument DLME regions overlap\n");
298*40e1fad6SManish Pandey 		return INVALID_PARAMETERS;
299*40e1fad6SManish Pandey 	}
300*40e1fad6SManish Pandey 
301*40e1fad6SManish Pandey 	/* Check the DLME image region arguments. */
302*40e1fad6SManish Pandey 	if ((dlme_img_start % DRTM_PAGE_SIZE) != 0) {
303*40e1fad6SManish Pandey 		ERROR("DRTM: argument DLME image region is not "
304*40e1fad6SManish Pandey 		      DRTM_PAGE_SIZE_STR "-aligned\n");
305*40e1fad6SManish Pandey 		return INVALID_PARAMETERS;
306*40e1fad6SManish Pandey 	}
307*40e1fad6SManish Pandey 
308*40e1fad6SManish Pandey 	if (!(dlme_img_start <= dlme_img_ep && dlme_img_ep < dlme_img_end)) {
309*40e1fad6SManish Pandey 		ERROR("DRTM: DLME entry point is outside of the DLME image region\n");
310*40e1fad6SManish Pandey 		return INVALID_PARAMETERS;
311*40e1fad6SManish Pandey 	}
312*40e1fad6SManish Pandey 
313*40e1fad6SManish Pandey 	if ((dlme_img_ep % 4) != 0) {
314*40e1fad6SManish Pandey 		ERROR("DRTM: DLME image entry point is not 4-byte-aligned\n");
315*40e1fad6SManish Pandey 		return INVALID_PARAMETERS;
316*40e1fad6SManish Pandey 	}
317*40e1fad6SManish Pandey 
318*40e1fad6SManish Pandey 	/* Check the DLME data region arguments. */
319*40e1fad6SManish Pandey 	if ((dlme_data_start % DRTM_PAGE_SIZE) != 0) {
320*40e1fad6SManish Pandey 		ERROR("DRTM: argument DLME data region is not "
321*40e1fad6SManish Pandey 		      DRTM_PAGE_SIZE_STR "-aligned\n");
322*40e1fad6SManish Pandey 		return INVALID_PARAMETERS;
323*40e1fad6SManish Pandey 	}
324*40e1fad6SManish Pandey 
325*40e1fad6SManish Pandey 	rc = drtm_dl_prepare_dlme_data(NULL, &dlme_data_size_req);
326*40e1fad6SManish Pandey 	if (rc) {
327*40e1fad6SManish Pandey 		ERROR("%s: drtm_dl_prepare_dlme_data() failed unexpectedly rc=%d\n",
328*40e1fad6SManish Pandey 		      __func__, rc);
329*40e1fad6SManish Pandey 		panic();
330*40e1fad6SManish Pandey 	}
331*40e1fad6SManish Pandey 	if (dlme_data_end - dlme_data_start < dlme_data_size_req) {
332*40e1fad6SManish Pandey 		ERROR("DRTM: argument DLME data region is short of %lu bytes\n",
333*40e1fad6SManish Pandey 		      dlme_data_size_req - (size_t)(dlme_data_end - dlme_data_start));
334*40e1fad6SManish Pandey 		return INVALID_PARAMETERS;
335*40e1fad6SManish Pandey 	}
336*40e1fad6SManish Pandey 
337*40e1fad6SManish Pandey 	/* Check the Normal World DCE region arguments. */
338*40e1fad6SManish Pandey 	if (a->dce_nwd_paddr != 0) {
339*40e1fad6SManish Pandey 		uint32_t dce_nwd_start = a->dce_nwd_paddr;
340*40e1fad6SManish Pandey 		uint32_t dce_nwd_end = dce_nwd_start + a->dce_nwd_size;
341*40e1fad6SManish Pandey 
342*40e1fad6SManish Pandey 		if (!(dce_nwd_start < dce_nwd_end)) {
343*40e1fad6SManish Pandey 			ERROR("DRTM: argument Normal World DCE region is dicontiguous\n");
344*40e1fad6SManish Pandey 			return INVALID_PARAMETERS;
345*40e1fad6SManish Pandey 		}
346*40e1fad6SManish Pandey 
347*40e1fad6SManish Pandey 		if (dce_nwd_start < dlme_end && dlme_start < dce_nwd_end) {
348*40e1fad6SManish Pandey 			ERROR("DRTM: argument Normal World DCE regions overlap\n");
349*40e1fad6SManish Pandey 			return INVALID_PARAMETERS;
350*40e1fad6SManish Pandey 		}
351*40e1fad6SManish Pandey 	}
352*40e1fad6SManish Pandey 
353*40e1fad6SManish Pandey 	*a_out = *a;
354*40e1fad6SManish Pandey 	return SUCCESS;
355*40e1fad6SManish Pandey }
356*40e1fad6SManish Pandey 
357bd6cc0b2SManish Pandey static uint64_t drtm_dynamic_launch(uint64_t x1, void *handle)
358bd6cc0b2SManish Pandey {
359bd6cc0b2SManish Pandey 	enum drtm_retc ret = SUCCESS;
360*40e1fad6SManish Pandey 	struct_drtm_dl_args args;
361bd6cc0b2SManish Pandey 
362bd6cc0b2SManish Pandey 	/* Ensure that only boot PE is powered on */
363bd6cc0b2SManish Pandey 	ret = drtm_dl_check_cores();
364bd6cc0b2SManish Pandey 	if (ret != SUCCESS) {
365bd6cc0b2SManish Pandey 		SMC_RET1(handle, ret);
366bd6cc0b2SManish Pandey 	}
367bd6cc0b2SManish Pandey 
368bd6cc0b2SManish Pandey 	/*
369bd6cc0b2SManish Pandey 	 * Ensure that execution state is AArch64 and the caller
370bd6cc0b2SManish Pandey 	 * is highest non-secure exception level
371bd6cc0b2SManish Pandey 	 */
372bd6cc0b2SManish Pandey 	ret = drtm_dl_check_caller_el(handle);
373bd6cc0b2SManish Pandey 	if (ret != SUCCESS) {
374bd6cc0b2SManish Pandey 		SMC_RET1(handle, ret);
375bd6cc0b2SManish Pandey 	}
376bd6cc0b2SManish Pandey 
377*40e1fad6SManish Pandey 	ret = drtm_dl_check_args(x1, &args);
378*40e1fad6SManish Pandey 	if (ret != SUCCESS) {
379*40e1fad6SManish Pandey 		SMC_RET1(handle, ret);
380*40e1fad6SManish Pandey 	}
381*40e1fad6SManish Pandey 
382bd6cc0b2SManish Pandey 	SMC_RET1(handle, ret);
383bd6cc0b2SManish Pandey }
384bd6cc0b2SManish Pandey 
385e62748e3SManish V Badarkhe uint64_t drtm_smc_handler(uint32_t smc_fid,
386e62748e3SManish V Badarkhe 			  uint64_t x1,
387e62748e3SManish V Badarkhe 			  uint64_t x2,
388e62748e3SManish V Badarkhe 			  uint64_t x3,
389e62748e3SManish V Badarkhe 			  uint64_t x4,
390e62748e3SManish V Badarkhe 			  void *cookie,
391e62748e3SManish V Badarkhe 			  void *handle,
392e62748e3SManish V Badarkhe 			  uint64_t flags)
393e62748e3SManish V Badarkhe {
394e62748e3SManish V Badarkhe 	/* Check that the SMC call is from the Normal World. */
395e62748e3SManish V Badarkhe 	if (!is_caller_non_secure(flags)) {
396e62748e3SManish V Badarkhe 		SMC_RET1(handle, NOT_SUPPORTED);
397e62748e3SManish V Badarkhe 	}
398e62748e3SManish V Badarkhe 
399e62748e3SManish V Badarkhe 	switch (smc_fid) {
400e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_VERSION:
401e62748e3SManish V Badarkhe 		INFO("DRTM service handler: version\n");
402e62748e3SManish V Badarkhe 		/* Return the version of current implementation */
403e62748e3SManish V Badarkhe 		SMC_RET1(handle, ARM_DRTM_VERSION);
404e62748e3SManish V Badarkhe 		break;	/* not reached */
405e62748e3SManish V Badarkhe 
406e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_FEATURES:
407e62748e3SManish V Badarkhe 		if (((x1 >> ARM_DRTM_FUNC_SHIFT) & ARM_DRTM_FUNC_MASK) ==
408e62748e3SManish V Badarkhe 		    ARM_DRTM_FUNC_ID) {
409e62748e3SManish V Badarkhe 			/* Dispatch function-based queries. */
410e62748e3SManish V Badarkhe 			switch (x1 & FUNCID_MASK) {
411e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_VERSION:
412e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
413e62748e3SManish V Badarkhe 				break;	/* not reached */
414e62748e3SManish V Badarkhe 
415e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_FEATURES:
416e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
417e62748e3SManish V Badarkhe 				break;	/* not reached */
418e62748e3SManish V Badarkhe 
419e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_UNPROTECT_MEM:
420e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
421e62748e3SManish V Badarkhe 				break;	/* not reached */
422e62748e3SManish V Badarkhe 
423e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_DYNAMIC_LAUNCH:
424e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
425e62748e3SManish V Badarkhe 				break;	/* not reached */
426e62748e3SManish V Badarkhe 
427e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_CLOSE_LOCALITY:
428e62748e3SManish V Badarkhe 				WARN("ARM_DRTM_SVC_CLOSE_LOCALITY feature %s",
429e62748e3SManish V Badarkhe 				     "is not supported\n");
430e62748e3SManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
431e62748e3SManish V Badarkhe 				break;	/* not reached */
432e62748e3SManish V Badarkhe 
433e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_GET_ERROR:
434e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
435e62748e3SManish V Badarkhe 				break;	/* not reached */
436e62748e3SManish V Badarkhe 
437e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_SET_ERROR:
438e62748e3SManish V Badarkhe 				SMC_RET1(handle, SUCCESS);
439e62748e3SManish V Badarkhe 				break;	/* not reached */
440e62748e3SManish V Badarkhe 
441e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_SET_TCB_HASH:
442e62748e3SManish V Badarkhe 				WARN("ARM_DRTM_SVC_TCB_HASH feature %s",
443e62748e3SManish V Badarkhe 				     "is not supported\n");
444e62748e3SManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
445e62748e3SManish V Badarkhe 				break;	/* not reached */
446e62748e3SManish V Badarkhe 
447e62748e3SManish V Badarkhe 			case ARM_DRTM_SVC_LOCK_TCB_HASH:
448e62748e3SManish V Badarkhe 				WARN("ARM_DRTM_SVC_LOCK_TCB_HASH feature %s",
449e62748e3SManish V Badarkhe 				     "is not supported\n");
450e62748e3SManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
451e62748e3SManish V Badarkhe 				break;	/* not reached */
452e62748e3SManish V Badarkhe 
453e62748e3SManish V Badarkhe 			default:
454e62748e3SManish V Badarkhe 				ERROR("Unknown DRTM service function\n");
455e62748e3SManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
456e62748e3SManish V Badarkhe 				break;	/* not reached */
457e62748e3SManish V Badarkhe 			}
458e9467afbSManish V Badarkhe 		} else {
459e9467afbSManish V Badarkhe 			/* Dispatch feature-based queries. */
460e9467afbSManish V Badarkhe 			switch (x1 & ARM_DRTM_FEAT_ID_MASK) {
461e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_TPM:
462e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: TPM features\n");
463e9467afbSManish V Badarkhe 				return drtm_features_tpm(handle);
464e9467afbSManish V Badarkhe 				break;	/* not reached */
465e9467afbSManish V Badarkhe 
466e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_MEM_REQ:
467e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: Min. mem."
468e9467afbSManish V Badarkhe 				     " requirement features\n");
469e9467afbSManish V Badarkhe 				return drtm_features_mem_req(handle);
470e9467afbSManish V Badarkhe 				break;	/* not reached */
471e9467afbSManish V Badarkhe 
472e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_DMA_PROT:
473e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: "
474e9467afbSManish V Badarkhe 				     "DMA protection features\n");
475e9467afbSManish V Badarkhe 				return drtm_features_dma_prot(handle);
476e9467afbSManish V Badarkhe 				break;	/* not reached */
477e9467afbSManish V Badarkhe 
478e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_BOOT_PE_ID:
479e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: "
480e9467afbSManish V Badarkhe 				     "Boot PE ID features\n");
481e9467afbSManish V Badarkhe 				return drtm_features_boot_pe_id(handle);
482e9467afbSManish V Badarkhe 				break;	/* not reached */
483e9467afbSManish V Badarkhe 
484e9467afbSManish V Badarkhe 			case ARM_DRTM_FEATURES_TCB_HASHES:
485e9467afbSManish V Badarkhe 				INFO("++ DRTM service handler: "
486e9467afbSManish V Badarkhe 				     "TCB-hashes features\n");
487e9467afbSManish V Badarkhe 				return drtm_features_tcb_hashes(handle);
488e9467afbSManish V Badarkhe 				break;	/* not reached */
489e9467afbSManish V Badarkhe 
490e9467afbSManish V Badarkhe 			default:
491e9467afbSManish V Badarkhe 				ERROR("Unknown ARM DRTM service feature\n");
492e9467afbSManish V Badarkhe 				SMC_RET1(handle, NOT_SUPPORTED);
493e9467afbSManish V Badarkhe 				break;	/* not reached */
494e9467afbSManish V Badarkhe 			}
495e62748e3SManish V Badarkhe 		}
496e62748e3SManish V Badarkhe 
497e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_UNPROTECT_MEM:
498e62748e3SManish V Badarkhe 		INFO("DRTM service handler: unprotect mem\n");
499e62748e3SManish V Badarkhe 		SMC_RET1(handle, SMC_OK);
500e62748e3SManish V Badarkhe 		break;	/* not reached */
501e62748e3SManish V Badarkhe 
502e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_DYNAMIC_LAUNCH:
503e62748e3SManish V Badarkhe 		INFO("DRTM service handler: dynamic launch\n");
504bd6cc0b2SManish Pandey 		return drtm_dynamic_launch(x1, handle);
505e62748e3SManish V Badarkhe 		break;	/* not reached */
506e62748e3SManish V Badarkhe 
507e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_CLOSE_LOCALITY:
508e62748e3SManish V Badarkhe 		WARN("DRTM service handler: close locality %s\n",
509e62748e3SManish V Badarkhe 		     "is not supported");
510e62748e3SManish V Badarkhe 		SMC_RET1(handle, NOT_SUPPORTED);
511e62748e3SManish V Badarkhe 		break;	/* not reached */
512e62748e3SManish V Badarkhe 
513e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_GET_ERROR:
514e62748e3SManish V Badarkhe 		INFO("DRTM service handler: get error\n");
515e62748e3SManish V Badarkhe 		SMC_RET2(handle, SMC_OK, 0);
516e62748e3SManish V Badarkhe 		break;	/* not reached */
517e62748e3SManish V Badarkhe 
518e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_SET_ERROR:
519e62748e3SManish V Badarkhe 		INFO("DRTM service handler: set error\n");
520e62748e3SManish V Badarkhe 		SMC_RET1(handle, SMC_OK);
521e62748e3SManish V Badarkhe 		break;	/* not reached */
522e62748e3SManish V Badarkhe 
523e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_SET_TCB_HASH:
524e62748e3SManish V Badarkhe 		WARN("DRTM service handler: set TCB hash %s\n",
525e62748e3SManish V Badarkhe 		     "is not supported");
526e62748e3SManish V Badarkhe 		SMC_RET1(handle, NOT_SUPPORTED);
527e62748e3SManish V Badarkhe 		break;  /* not reached */
528e62748e3SManish V Badarkhe 
529e62748e3SManish V Badarkhe 	case ARM_DRTM_SVC_LOCK_TCB_HASH:
530e62748e3SManish V Badarkhe 		WARN("DRTM service handler: lock TCB hash %s\n",
531e62748e3SManish V Badarkhe 		     "is not supported");
532e62748e3SManish V Badarkhe 		SMC_RET1(handle, NOT_SUPPORTED);
533e62748e3SManish V Badarkhe 		break;  /* not reached */
534e62748e3SManish V Badarkhe 
535e62748e3SManish V Badarkhe 	default:
536e62748e3SManish V Badarkhe 		ERROR("Unknown DRTM service function: 0x%x\n", smc_fid);
537e62748e3SManish V Badarkhe 		SMC_RET1(handle, SMC_UNK);
538e62748e3SManish V Badarkhe 		break;	/* not reached */
539e62748e3SManish V Badarkhe 	}
540e62748e3SManish V Badarkhe 
541e62748e3SManish V Badarkhe 	/* not reached */
542e62748e3SManish V Badarkhe 	SMC_RET1(handle, SMC_UNK);
543e62748e3SManish V Badarkhe }
544