1607084eeSAchin Gupta /* 2607084eeSAchin Gupta * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved. 3607084eeSAchin Gupta * 4607084eeSAchin Gupta * Redistribution and use in source and binary forms, with or without 5607084eeSAchin Gupta * modification, are permitted provided that the following conditions are met: 6607084eeSAchin Gupta * 7607084eeSAchin Gupta * Redistributions of source code must retain the above copyright notice, this 8607084eeSAchin Gupta * list of conditions and the following disclaimer. 9607084eeSAchin Gupta * 10607084eeSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice, 11607084eeSAchin Gupta * this list of conditions and the following disclaimer in the documentation 12607084eeSAchin Gupta * and/or other materials provided with the distribution. 13607084eeSAchin Gupta * 14607084eeSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used 15607084eeSAchin Gupta * to endorse or promote products derived from this software without specific 16607084eeSAchin Gupta * prior written permission. 17607084eeSAchin Gupta * 18607084eeSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19607084eeSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20607084eeSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21607084eeSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22607084eeSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23607084eeSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24607084eeSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25607084eeSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26607084eeSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27607084eeSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28607084eeSAchin Gupta * POSSIBILITY OF SUCH DAMAGE. 29607084eeSAchin Gupta */ 30607084eeSAchin Gupta 31607084eeSAchin Gupta #include <arch_helpers.h> 3297043ac9SDan Handley #include <assert.h> 3397043ac9SDan Handley #include <bl_common.h> 34607084eeSAchin Gupta #include <context_mgmt.h> 35607084eeSAchin Gupta #include <debug.h> 365f0cdb05SDan Handley #include <platform.h> 3797043ac9SDan Handley #include <tsp.h> 3835e98e55SDan Handley #include "tspd_private.h" 39607084eeSAchin Gupta 40607084eeSAchin Gupta /******************************************************************************* 41607084eeSAchin Gupta * The target cpu is being turned on. Allow the TSPD/TSP to perform any actions 42607084eeSAchin Gupta * needed. Nothing at the moment. 43607084eeSAchin Gupta ******************************************************************************/ 44607084eeSAchin Gupta static void tspd_cpu_on_handler(uint64_t target_cpu) 45607084eeSAchin Gupta { 46607084eeSAchin Gupta } 47607084eeSAchin Gupta 48607084eeSAchin Gupta /******************************************************************************* 49607084eeSAchin Gupta * This cpu is being turned off. Allow the TSPD/TSP to perform any actions 50607084eeSAchin Gupta * needed 51607084eeSAchin Gupta ******************************************************************************/ 5231244d74SSoby Mathew static int32_t tspd_cpu_off_handler(uint64_t unused) 53607084eeSAchin Gupta { 54607084eeSAchin Gupta int32_t rc = 0; 55607084eeSAchin Gupta uint64_t mpidr = read_mpidr(); 56607084eeSAchin Gupta uint32_t linear_id = platform_get_core_pos(mpidr); 57fb037bfbSDan Handley tsp_context_t *tsp_ctx = &tspd_sp_context[linear_id]; 58607084eeSAchin Gupta 59399fb08fSAndrew Thoelke assert(tsp_vectors); 603ee8a164SAchin Gupta assert(get_tsp_pstate(tsp_ctx->state) == TSP_PSTATE_ON); 61607084eeSAchin Gupta 62607084eeSAchin Gupta /* Program the entry point and enter the TSP */ 63399fb08fSAndrew Thoelke cm_set_elr_el3(SECURE, (uint64_t) &tsp_vectors->cpu_off_entry); 64607084eeSAchin Gupta rc = tspd_synchronous_sp_entry(tsp_ctx); 65607084eeSAchin Gupta 66607084eeSAchin Gupta /* 67607084eeSAchin Gupta * Read the response from the TSP. A non-zero return means that 68607084eeSAchin Gupta * something went wrong while communicating with the TSP. 69607084eeSAchin Gupta */ 70607084eeSAchin Gupta if (rc != 0) 71607084eeSAchin Gupta panic(); 72607084eeSAchin Gupta 73607084eeSAchin Gupta /* 74607084eeSAchin Gupta * Reset TSP's context for a fresh start when this cpu is turned on 75607084eeSAchin Gupta * subsequently. 76607084eeSAchin Gupta */ 773ee8a164SAchin Gupta set_tsp_pstate(tsp_ctx->state, TSP_PSTATE_OFF); 78607084eeSAchin Gupta 79607084eeSAchin Gupta return 0; 80607084eeSAchin Gupta } 81607084eeSAchin Gupta 82607084eeSAchin Gupta /******************************************************************************* 83607084eeSAchin Gupta * This cpu is being suspended. S-EL1 state must have been saved in the 84607084eeSAchin Gupta * resident cpu (mpidr format) if it is a UP/UP migratable TSP. 85607084eeSAchin Gupta ******************************************************************************/ 8631244d74SSoby Mathew static void tspd_cpu_suspend_handler(uint64_t unused) 87607084eeSAchin Gupta { 88607084eeSAchin Gupta int32_t rc = 0; 89607084eeSAchin Gupta uint64_t mpidr = read_mpidr(); 90607084eeSAchin Gupta uint32_t linear_id = platform_get_core_pos(mpidr); 91fb037bfbSDan Handley tsp_context_t *tsp_ctx = &tspd_sp_context[linear_id]; 92607084eeSAchin Gupta 93399fb08fSAndrew Thoelke assert(tsp_vectors); 943ee8a164SAchin Gupta assert(get_tsp_pstate(tsp_ctx->state) == TSP_PSTATE_ON); 95607084eeSAchin Gupta 9631244d74SSoby Mathew /* Program the entry point and enter the TSP */ 97399fb08fSAndrew Thoelke cm_set_elr_el3(SECURE, (uint64_t) &tsp_vectors->cpu_suspend_entry); 98607084eeSAchin Gupta rc = tspd_synchronous_sp_entry(tsp_ctx); 99607084eeSAchin Gupta 100607084eeSAchin Gupta /* 101607084eeSAchin Gupta * Read the response from the TSP. A non-zero return means that 102607084eeSAchin Gupta * something went wrong while communicating with the TSP. 103607084eeSAchin Gupta */ 104607084eeSAchin Gupta if (rc != 0) 105607084eeSAchin Gupta panic(); 106607084eeSAchin Gupta 107607084eeSAchin Gupta /* Update its context to reflect the state the TSP is in */ 1083ee8a164SAchin Gupta set_tsp_pstate(tsp_ctx->state, TSP_PSTATE_SUSPEND); 109607084eeSAchin Gupta } 110607084eeSAchin Gupta 111607084eeSAchin Gupta /******************************************************************************* 112607084eeSAchin Gupta * This cpu has been turned on. Enter the TSP to initialise S-EL1 and other bits 113607084eeSAchin Gupta * before passing control back to the Secure Monitor. Entry in S-El1 is done 114607084eeSAchin Gupta * after initialising minimal architectural state that guarantees safe 115607084eeSAchin Gupta * execution. 116607084eeSAchin Gupta ******************************************************************************/ 11731244d74SSoby Mathew static void tspd_cpu_on_finish_handler(uint64_t unused) 118607084eeSAchin Gupta { 119607084eeSAchin Gupta int32_t rc = 0; 120607084eeSAchin Gupta uint64_t mpidr = read_mpidr(); 121607084eeSAchin Gupta uint32_t linear_id = platform_get_core_pos(mpidr); 122fb037bfbSDan Handley tsp_context_t *tsp_ctx = &tspd_sp_context[linear_id]; 12350e27dadSVikram Kanigiri entry_point_info_t tsp_on_entrypoint; 124607084eeSAchin Gupta 125399fb08fSAndrew Thoelke assert(tsp_vectors); 1263ee8a164SAchin Gupta assert(get_tsp_pstate(tsp_ctx->state) == TSP_PSTATE_OFF); 127607084eeSAchin Gupta 12850e27dadSVikram Kanigiri tspd_init_tsp_ep_state(&tsp_on_entrypoint, 129607084eeSAchin Gupta TSP_AARCH64, 13050e27dadSVikram Kanigiri (uint64_t) &tsp_vectors->cpu_on_entry, 131607084eeSAchin Gupta tsp_ctx); 132607084eeSAchin Gupta 13350e27dadSVikram Kanigiri /* Initialise this cpu's secure context */ 13450e27dadSVikram Kanigiri cm_init_context(mpidr, &tsp_on_entrypoint); 13550e27dadSVikram Kanigiri 136*f4f1ae77SSoby Mathew #if TSPD_ROUTE_IRQ_TO_EL3 137*f4f1ae77SSoby Mathew /* 138*f4f1ae77SSoby Mathew * Disable the NS interrupt locally since it will be enabled globally 139*f4f1ae77SSoby Mathew * within cm_init_context. 140*f4f1ae77SSoby Mathew */ 141*f4f1ae77SSoby Mathew disable_intr_rm_local(INTR_TYPE_NS, SECURE); 142*f4f1ae77SSoby Mathew #endif 143*f4f1ae77SSoby Mathew 144607084eeSAchin Gupta /* Enter the TSP */ 145607084eeSAchin Gupta rc = tspd_synchronous_sp_entry(tsp_ctx); 146607084eeSAchin Gupta 147607084eeSAchin Gupta /* 148607084eeSAchin Gupta * Read the response from the TSP. A non-zero return means that 149607084eeSAchin Gupta * something went wrong while communicating with the SP. 150607084eeSAchin Gupta */ 151607084eeSAchin Gupta if (rc != 0) 152607084eeSAchin Gupta panic(); 153607084eeSAchin Gupta 154607084eeSAchin Gupta /* Update its context to reflect the state the SP is in */ 1553ee8a164SAchin Gupta set_tsp_pstate(tsp_ctx->state, TSP_PSTATE_ON); 156607084eeSAchin Gupta } 157607084eeSAchin Gupta 158607084eeSAchin Gupta /******************************************************************************* 159607084eeSAchin Gupta * This cpu has resumed from suspend. The SPD saved the TSP context when it 160607084eeSAchin Gupta * completed the preceding suspend call. Use that context to program an entry 161607084eeSAchin Gupta * into the TSP to allow it to do any remaining book keeping 162607084eeSAchin Gupta ******************************************************************************/ 163607084eeSAchin Gupta static void tspd_cpu_suspend_finish_handler(uint64_t suspend_level) 164607084eeSAchin Gupta { 165607084eeSAchin Gupta int32_t rc = 0; 166607084eeSAchin Gupta uint64_t mpidr = read_mpidr(); 167607084eeSAchin Gupta uint32_t linear_id = platform_get_core_pos(mpidr); 168fb037bfbSDan Handley tsp_context_t *tsp_ctx = &tspd_sp_context[linear_id]; 169607084eeSAchin Gupta 170399fb08fSAndrew Thoelke assert(tsp_vectors); 1713ee8a164SAchin Gupta assert(get_tsp_pstate(tsp_ctx->state) == TSP_PSTATE_SUSPEND); 172607084eeSAchin Gupta 173607084eeSAchin Gupta /* Program the entry point, suspend_level and enter the SP */ 174607084eeSAchin Gupta write_ctx_reg(get_gpregs_ctx(&tsp_ctx->cpu_ctx), 175607084eeSAchin Gupta CTX_GPREG_X0, 176607084eeSAchin Gupta suspend_level); 177399fb08fSAndrew Thoelke cm_set_elr_el3(SECURE, (uint64_t) &tsp_vectors->cpu_resume_entry); 178607084eeSAchin Gupta rc = tspd_synchronous_sp_entry(tsp_ctx); 179607084eeSAchin Gupta 180607084eeSAchin Gupta /* 181607084eeSAchin Gupta * Read the response from the TSP. A non-zero return means that 182607084eeSAchin Gupta * something went wrong while communicating with the TSP. 183607084eeSAchin Gupta */ 184607084eeSAchin Gupta if (rc != 0) 185607084eeSAchin Gupta panic(); 186607084eeSAchin Gupta 187607084eeSAchin Gupta /* Update its context to reflect the state the SP is in */ 1883ee8a164SAchin Gupta set_tsp_pstate(tsp_ctx->state, TSP_PSTATE_ON); 189607084eeSAchin Gupta } 190607084eeSAchin Gupta 191607084eeSAchin Gupta /******************************************************************************* 192607084eeSAchin Gupta * Return the type of TSP the TSPD is dealing with. Report the current resident 193607084eeSAchin Gupta * cpu (mpidr format) if it is a UP/UP migratable TSP. 194607084eeSAchin Gupta ******************************************************************************/ 195607084eeSAchin Gupta static int32_t tspd_cpu_migrate_info(uint64_t *resident_cpu) 196607084eeSAchin Gupta { 197607084eeSAchin Gupta return TSP_MIGRATE_INFO; 198607084eeSAchin Gupta } 199607084eeSAchin Gupta 200607084eeSAchin Gupta /******************************************************************************* 201d5f13093SJuan Castillo * System is about to be switched off. Allow the TSPD/TSP to perform 202d5f13093SJuan Castillo * any actions needed. 203d5f13093SJuan Castillo ******************************************************************************/ 204d5f13093SJuan Castillo static void tspd_system_off(void) 205d5f13093SJuan Castillo { 206d5f13093SJuan Castillo uint64_t mpidr = read_mpidr(); 207d5f13093SJuan Castillo uint32_t linear_id = platform_get_core_pos(mpidr); 208d5f13093SJuan Castillo tsp_context_t *tsp_ctx = &tspd_sp_context[linear_id]; 209d5f13093SJuan Castillo 210d5f13093SJuan Castillo assert(tsp_vectors); 211d5f13093SJuan Castillo assert(get_tsp_pstate(tsp_ctx->state) == TSP_PSTATE_ON); 212d5f13093SJuan Castillo 213d5f13093SJuan Castillo /* Program the entry point */ 214d5f13093SJuan Castillo cm_set_elr_el3(SECURE, (uint64_t) &tsp_vectors->system_off_entry); 215d5f13093SJuan Castillo 216d5f13093SJuan Castillo /* Enter the TSP. We do not care about the return value because we 217d5f13093SJuan Castillo * must continue the shutdown anyway */ 218d5f13093SJuan Castillo tspd_synchronous_sp_entry(tsp_ctx); 219d5f13093SJuan Castillo } 220d5f13093SJuan Castillo 221d5f13093SJuan Castillo /******************************************************************************* 222d5f13093SJuan Castillo * System is about to be reset. Allow the TSPD/TSP to perform 223d5f13093SJuan Castillo * any actions needed. 224d5f13093SJuan Castillo ******************************************************************************/ 225d5f13093SJuan Castillo static void tspd_system_reset(void) 226d5f13093SJuan Castillo { 227d5f13093SJuan Castillo uint64_t mpidr = read_mpidr(); 228d5f13093SJuan Castillo uint32_t linear_id = platform_get_core_pos(mpidr); 229d5f13093SJuan Castillo tsp_context_t *tsp_ctx = &tspd_sp_context[linear_id]; 230d5f13093SJuan Castillo 231d5f13093SJuan Castillo assert(tsp_vectors); 232d5f13093SJuan Castillo assert(get_tsp_pstate(tsp_ctx->state) == TSP_PSTATE_ON); 233d5f13093SJuan Castillo 234d5f13093SJuan Castillo /* Program the entry point */ 235d5f13093SJuan Castillo cm_set_elr_el3(SECURE, (uint64_t) &tsp_vectors->system_reset_entry); 236d5f13093SJuan Castillo 237d5f13093SJuan Castillo /* Enter the TSP. We do not care about the return value because we 238d5f13093SJuan Castillo * must continue the reset anyway */ 239d5f13093SJuan Castillo tspd_synchronous_sp_entry(tsp_ctx); 240d5f13093SJuan Castillo } 241d5f13093SJuan Castillo 242d5f13093SJuan Castillo /******************************************************************************* 243607084eeSAchin Gupta * Structure populated by the TSP Dispatcher to be given a chance to perform any 244607084eeSAchin Gupta * TSP bookkeeping before PSCI executes a power mgmt. operation. 245607084eeSAchin Gupta ******************************************************************************/ 246fb037bfbSDan Handley const spd_pm_ops_t tspd_pm = { 247d5f13093SJuan Castillo .svc_on = tspd_cpu_on_handler, 248d5f13093SJuan Castillo .svc_off = tspd_cpu_off_handler, 249d5f13093SJuan Castillo .svc_suspend = tspd_cpu_suspend_handler, 250d5f13093SJuan Castillo .svc_on_finish = tspd_cpu_on_finish_handler, 251d5f13093SJuan Castillo .svc_suspend_finish = tspd_cpu_suspend_finish_handler, 252d5f13093SJuan Castillo .svc_migrate = NULL, 253d5f13093SJuan Castillo .svc_migrate_info = tspd_cpu_migrate_info, 254d5f13093SJuan Castillo .svc_system_off = tspd_system_off, 255d5f13093SJuan Castillo .svc_system_reset = tspd_system_reset 256607084eeSAchin Gupta }; 257