1607084eeSAchin Gupta /* 2fd650ff6SSoby Mathew * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved. 3607084eeSAchin Gupta * 4607084eeSAchin Gupta * Redistribution and use in source and binary forms, with or without 5607084eeSAchin Gupta * modification, are permitted provided that the following conditions are met: 6607084eeSAchin Gupta * 7607084eeSAchin Gupta * Redistributions of source code must retain the above copyright notice, this 8607084eeSAchin Gupta * list of conditions and the following disclaimer. 9607084eeSAchin Gupta * 10607084eeSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice, 11607084eeSAchin Gupta * this list of conditions and the following disclaimer in the documentation 12607084eeSAchin Gupta * and/or other materials provided with the distribution. 13607084eeSAchin Gupta * 14607084eeSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used 15607084eeSAchin Gupta * to endorse or promote products derived from this software without specific 16607084eeSAchin Gupta * prior written permission. 17607084eeSAchin Gupta * 18607084eeSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19607084eeSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20607084eeSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21607084eeSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22607084eeSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23607084eeSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24607084eeSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25607084eeSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26607084eeSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27607084eeSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28607084eeSAchin Gupta * POSSIBILITY OF SUCH DAMAGE. 29607084eeSAchin Gupta */ 30607084eeSAchin Gupta 31607084eeSAchin Gupta #include <arch_helpers.h> 3297043ac9SDan Handley #include <assert.h> 3397043ac9SDan Handley #include <bl_common.h> 34607084eeSAchin Gupta #include <context_mgmt.h> 35607084eeSAchin Gupta #include <debug.h> 365f0cdb05SDan Handley #include <platform.h> 3797043ac9SDan Handley #include <tsp.h> 3835e98e55SDan Handley #include "tspd_private.h" 39607084eeSAchin Gupta 40607084eeSAchin Gupta /******************************************************************************* 41607084eeSAchin Gupta * The target cpu is being turned on. Allow the TSPD/TSP to perform any actions 42607084eeSAchin Gupta * needed. Nothing at the moment. 43607084eeSAchin Gupta ******************************************************************************/ 44607084eeSAchin Gupta static void tspd_cpu_on_handler(uint64_t target_cpu) 45607084eeSAchin Gupta { 46607084eeSAchin Gupta } 47607084eeSAchin Gupta 48607084eeSAchin Gupta /******************************************************************************* 49607084eeSAchin Gupta * This cpu is being turned off. Allow the TSPD/TSP to perform any actions 50607084eeSAchin Gupta * needed 51607084eeSAchin Gupta ******************************************************************************/ 5231244d74SSoby Mathew static int32_t tspd_cpu_off_handler(uint64_t unused) 53607084eeSAchin Gupta { 54607084eeSAchin Gupta int32_t rc = 0; 55fd650ff6SSoby Mathew uint32_t linear_id = plat_my_core_pos(); 56fb037bfbSDan Handley tsp_context_t *tsp_ctx = &tspd_sp_context[linear_id]; 57607084eeSAchin Gupta 58399fb08fSAndrew Thoelke assert(tsp_vectors); 593ee8a164SAchin Gupta assert(get_tsp_pstate(tsp_ctx->state) == TSP_PSTATE_ON); 60607084eeSAchin Gupta 61607084eeSAchin Gupta /* Program the entry point and enter the TSP */ 62399fb08fSAndrew Thoelke cm_set_elr_el3(SECURE, (uint64_t) &tsp_vectors->cpu_off_entry); 63607084eeSAchin Gupta rc = tspd_synchronous_sp_entry(tsp_ctx); 64607084eeSAchin Gupta 65607084eeSAchin Gupta /* 66607084eeSAchin Gupta * Read the response from the TSP. A non-zero return means that 67607084eeSAchin Gupta * something went wrong while communicating with the TSP. 68607084eeSAchin Gupta */ 69607084eeSAchin Gupta if (rc != 0) 70607084eeSAchin Gupta panic(); 71607084eeSAchin Gupta 72607084eeSAchin Gupta /* 73607084eeSAchin Gupta * Reset TSP's context for a fresh start when this cpu is turned on 74607084eeSAchin Gupta * subsequently. 75607084eeSAchin Gupta */ 763ee8a164SAchin Gupta set_tsp_pstate(tsp_ctx->state, TSP_PSTATE_OFF); 77607084eeSAchin Gupta 78607084eeSAchin Gupta return 0; 79607084eeSAchin Gupta } 80607084eeSAchin Gupta 81607084eeSAchin Gupta /******************************************************************************* 82607084eeSAchin Gupta * This cpu is being suspended. S-EL1 state must have been saved in the 83607084eeSAchin Gupta * resident cpu (mpidr format) if it is a UP/UP migratable TSP. 84607084eeSAchin Gupta ******************************************************************************/ 85f1054c93SAchin Gupta static void tspd_cpu_suspend_handler(uint64_t max_off_pwrlvl) 86607084eeSAchin Gupta { 87607084eeSAchin Gupta int32_t rc = 0; 88fd650ff6SSoby Mathew uint32_t linear_id = plat_my_core_pos(); 89fb037bfbSDan Handley tsp_context_t *tsp_ctx = &tspd_sp_context[linear_id]; 90607084eeSAchin Gupta 91399fb08fSAndrew Thoelke assert(tsp_vectors); 923ee8a164SAchin Gupta assert(get_tsp_pstate(tsp_ctx->state) == TSP_PSTATE_ON); 93607084eeSAchin Gupta 9431244d74SSoby Mathew /* Program the entry point and enter the TSP */ 95399fb08fSAndrew Thoelke cm_set_elr_el3(SECURE, (uint64_t) &tsp_vectors->cpu_suspend_entry); 96607084eeSAchin Gupta rc = tspd_synchronous_sp_entry(tsp_ctx); 97607084eeSAchin Gupta 98607084eeSAchin Gupta /* 99607084eeSAchin Gupta * Read the response from the TSP. A non-zero return means that 100607084eeSAchin Gupta * something went wrong while communicating with the TSP. 101607084eeSAchin Gupta */ 102607084eeSAchin Gupta if (rc != 0) 103607084eeSAchin Gupta panic(); 104607084eeSAchin Gupta 105607084eeSAchin Gupta /* Update its context to reflect the state the TSP is in */ 1063ee8a164SAchin Gupta set_tsp_pstate(tsp_ctx->state, TSP_PSTATE_SUSPEND); 107607084eeSAchin Gupta } 108607084eeSAchin Gupta 109607084eeSAchin Gupta /******************************************************************************* 110607084eeSAchin Gupta * This cpu has been turned on. Enter the TSP to initialise S-EL1 and other bits 111607084eeSAchin Gupta * before passing control back to the Secure Monitor. Entry in S-El1 is done 112607084eeSAchin Gupta * after initialising minimal architectural state that guarantees safe 113607084eeSAchin Gupta * execution. 114607084eeSAchin Gupta ******************************************************************************/ 11531244d74SSoby Mathew static void tspd_cpu_on_finish_handler(uint64_t unused) 116607084eeSAchin Gupta { 117607084eeSAchin Gupta int32_t rc = 0; 118fd650ff6SSoby Mathew uint32_t linear_id = plat_my_core_pos(); 119fb037bfbSDan Handley tsp_context_t *tsp_ctx = &tspd_sp_context[linear_id]; 12050e27dadSVikram Kanigiri entry_point_info_t tsp_on_entrypoint; 121607084eeSAchin Gupta 122399fb08fSAndrew Thoelke assert(tsp_vectors); 1233ee8a164SAchin Gupta assert(get_tsp_pstate(tsp_ctx->state) == TSP_PSTATE_OFF); 124607084eeSAchin Gupta 12550e27dadSVikram Kanigiri tspd_init_tsp_ep_state(&tsp_on_entrypoint, 126607084eeSAchin Gupta TSP_AARCH64, 12750e27dadSVikram Kanigiri (uint64_t) &tsp_vectors->cpu_on_entry, 128607084eeSAchin Gupta tsp_ctx); 129607084eeSAchin Gupta 13050e27dadSVikram Kanigiri /* Initialise this cpu's secure context */ 131fd650ff6SSoby Mathew cm_init_my_context(&tsp_on_entrypoint); 13250e27dadSVikram Kanigiri 133*02446137SSoby Mathew #if TSP_NS_INTR_ASYNC_PREEMPT 134f4f1ae77SSoby Mathew /* 135f4f1ae77SSoby Mathew * Disable the NS interrupt locally since it will be enabled globally 136fd650ff6SSoby Mathew * within cm_init_my_context. 137f4f1ae77SSoby Mathew */ 138f4f1ae77SSoby Mathew disable_intr_rm_local(INTR_TYPE_NS, SECURE); 139f4f1ae77SSoby Mathew #endif 140f4f1ae77SSoby Mathew 141607084eeSAchin Gupta /* Enter the TSP */ 142607084eeSAchin Gupta rc = tspd_synchronous_sp_entry(tsp_ctx); 143607084eeSAchin Gupta 144607084eeSAchin Gupta /* 145607084eeSAchin Gupta * Read the response from the TSP. A non-zero return means that 146607084eeSAchin Gupta * something went wrong while communicating with the SP. 147607084eeSAchin Gupta */ 148607084eeSAchin Gupta if (rc != 0) 149607084eeSAchin Gupta panic(); 150607084eeSAchin Gupta 151607084eeSAchin Gupta /* Update its context to reflect the state the SP is in */ 1523ee8a164SAchin Gupta set_tsp_pstate(tsp_ctx->state, TSP_PSTATE_ON); 153607084eeSAchin Gupta } 154607084eeSAchin Gupta 155607084eeSAchin Gupta /******************************************************************************* 156607084eeSAchin Gupta * This cpu has resumed from suspend. The SPD saved the TSP context when it 157607084eeSAchin Gupta * completed the preceding suspend call. Use that context to program an entry 158607084eeSAchin Gupta * into the TSP to allow it to do any remaining book keeping 159607084eeSAchin Gupta ******************************************************************************/ 160f1054c93SAchin Gupta static void tspd_cpu_suspend_finish_handler(uint64_t max_off_pwrlvl) 161607084eeSAchin Gupta { 162607084eeSAchin Gupta int32_t rc = 0; 163fd650ff6SSoby Mathew uint32_t linear_id = plat_my_core_pos(); 164fb037bfbSDan Handley tsp_context_t *tsp_ctx = &tspd_sp_context[linear_id]; 165607084eeSAchin Gupta 166399fb08fSAndrew Thoelke assert(tsp_vectors); 1673ee8a164SAchin Gupta assert(get_tsp_pstate(tsp_ctx->state) == TSP_PSTATE_SUSPEND); 168607084eeSAchin Gupta 169f1054c93SAchin Gupta /* Program the entry point, max_off_pwrlvl and enter the SP */ 170607084eeSAchin Gupta write_ctx_reg(get_gpregs_ctx(&tsp_ctx->cpu_ctx), 171607084eeSAchin Gupta CTX_GPREG_X0, 172f1054c93SAchin Gupta max_off_pwrlvl); 173399fb08fSAndrew Thoelke cm_set_elr_el3(SECURE, (uint64_t) &tsp_vectors->cpu_resume_entry); 174607084eeSAchin Gupta rc = tspd_synchronous_sp_entry(tsp_ctx); 175607084eeSAchin Gupta 176607084eeSAchin Gupta /* 177607084eeSAchin Gupta * Read the response from the TSP. A non-zero return means that 178607084eeSAchin Gupta * something went wrong while communicating with the TSP. 179607084eeSAchin Gupta */ 180607084eeSAchin Gupta if (rc != 0) 181607084eeSAchin Gupta panic(); 182607084eeSAchin Gupta 183607084eeSAchin Gupta /* Update its context to reflect the state the SP is in */ 1843ee8a164SAchin Gupta set_tsp_pstate(tsp_ctx->state, TSP_PSTATE_ON); 185607084eeSAchin Gupta } 186607084eeSAchin Gupta 187607084eeSAchin Gupta /******************************************************************************* 188607084eeSAchin Gupta * Return the type of TSP the TSPD is dealing with. Report the current resident 189607084eeSAchin Gupta * cpu (mpidr format) if it is a UP/UP migratable TSP. 190607084eeSAchin Gupta ******************************************************************************/ 191607084eeSAchin Gupta static int32_t tspd_cpu_migrate_info(uint64_t *resident_cpu) 192607084eeSAchin Gupta { 193607084eeSAchin Gupta return TSP_MIGRATE_INFO; 194607084eeSAchin Gupta } 195607084eeSAchin Gupta 196607084eeSAchin Gupta /******************************************************************************* 197d5f13093SJuan Castillo * System is about to be switched off. Allow the TSPD/TSP to perform 198d5f13093SJuan Castillo * any actions needed. 199d5f13093SJuan Castillo ******************************************************************************/ 200d5f13093SJuan Castillo static void tspd_system_off(void) 201d5f13093SJuan Castillo { 202fd650ff6SSoby Mathew uint32_t linear_id = plat_my_core_pos(); 203d5f13093SJuan Castillo tsp_context_t *tsp_ctx = &tspd_sp_context[linear_id]; 204d5f13093SJuan Castillo 205d5f13093SJuan Castillo assert(tsp_vectors); 206d5f13093SJuan Castillo assert(get_tsp_pstate(tsp_ctx->state) == TSP_PSTATE_ON); 207d5f13093SJuan Castillo 208d5f13093SJuan Castillo /* Program the entry point */ 209d5f13093SJuan Castillo cm_set_elr_el3(SECURE, (uint64_t) &tsp_vectors->system_off_entry); 210d5f13093SJuan Castillo 211d5f13093SJuan Castillo /* Enter the TSP. We do not care about the return value because we 212d5f13093SJuan Castillo * must continue the shutdown anyway */ 213d5f13093SJuan Castillo tspd_synchronous_sp_entry(tsp_ctx); 214d5f13093SJuan Castillo } 215d5f13093SJuan Castillo 216d5f13093SJuan Castillo /******************************************************************************* 217d5f13093SJuan Castillo * System is about to be reset. Allow the TSPD/TSP to perform 218d5f13093SJuan Castillo * any actions needed. 219d5f13093SJuan Castillo ******************************************************************************/ 220d5f13093SJuan Castillo static void tspd_system_reset(void) 221d5f13093SJuan Castillo { 222fd650ff6SSoby Mathew uint32_t linear_id = plat_my_core_pos(); 223d5f13093SJuan Castillo tsp_context_t *tsp_ctx = &tspd_sp_context[linear_id]; 224d5f13093SJuan Castillo 225d5f13093SJuan Castillo assert(tsp_vectors); 226d5f13093SJuan Castillo assert(get_tsp_pstate(tsp_ctx->state) == TSP_PSTATE_ON); 227d5f13093SJuan Castillo 228d5f13093SJuan Castillo /* Program the entry point */ 229d5f13093SJuan Castillo cm_set_elr_el3(SECURE, (uint64_t) &tsp_vectors->system_reset_entry); 230d5f13093SJuan Castillo 231d5f13093SJuan Castillo /* Enter the TSP. We do not care about the return value because we 232d5f13093SJuan Castillo * must continue the reset anyway */ 233d5f13093SJuan Castillo tspd_synchronous_sp_entry(tsp_ctx); 234d5f13093SJuan Castillo } 235d5f13093SJuan Castillo 236d5f13093SJuan Castillo /******************************************************************************* 237607084eeSAchin Gupta * Structure populated by the TSP Dispatcher to be given a chance to perform any 238607084eeSAchin Gupta * TSP bookkeeping before PSCI executes a power mgmt. operation. 239607084eeSAchin Gupta ******************************************************************************/ 240fb037bfbSDan Handley const spd_pm_ops_t tspd_pm = { 241d5f13093SJuan Castillo .svc_on = tspd_cpu_on_handler, 242d5f13093SJuan Castillo .svc_off = tspd_cpu_off_handler, 243d5f13093SJuan Castillo .svc_suspend = tspd_cpu_suspend_handler, 244d5f13093SJuan Castillo .svc_on_finish = tspd_cpu_on_finish_handler, 245d5f13093SJuan Castillo .svc_suspend_finish = tspd_cpu_suspend_finish_handler, 246d5f13093SJuan Castillo .svc_migrate = NULL, 247d5f13093SJuan Castillo .svc_migrate_info = tspd_cpu_migrate_info, 248d5f13093SJuan Castillo .svc_system_off = tspd_system_off, 249d5f13093SJuan Castillo .svc_system_reset = tspd_system_reset 250607084eeSAchin Gupta }; 251