1375f538aSAchin Gupta /* 232f0d3c6SDouglas Raillard * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved. 3375f538aSAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5375f538aSAchin Gupta */ 6375f538aSAchin Gupta 7375f538aSAchin Gupta #include <arch_helpers.h> 897043ac9SDan Handley #include <assert.h> 9375f538aSAchin Gupta #include <bl_common.h> 10375f538aSAchin Gupta #include <context_mgmt.h> 113df6012aSDouglas Raillard #include <debug.h> 1297043ac9SDan Handley #include <string.h> 133df6012aSDouglas Raillard #include <tsp.h> 1432f0d3c6SDouglas Raillard #include <utils.h> 1535e98e55SDan Handley #include "tspd_private.h" 16375f538aSAchin Gupta 17375f538aSAchin Gupta /******************************************************************************* 1850e27dadSVikram Kanigiri * Given a secure payload entrypoint info pointer, entry point PC, register 1950e27dadSVikram Kanigiri * width, cpu id & pointer to a context data structure, this function will 2050e27dadSVikram Kanigiri * initialize tsp context and entry point info for the secure payload 21375f538aSAchin Gupta ******************************************************************************/ 2250e27dadSVikram Kanigiri void tspd_init_tsp_ep_state(struct entry_point_info *tsp_entry_point, 23375f538aSAchin Gupta uint32_t rw, 2450e27dadSVikram Kanigiri uint64_t pc, 25fb037bfbSDan Handley tsp_context_t *tsp_ctx) 26375f538aSAchin Gupta { 27167a9357SAndrew Thoelke uint32_t ep_attr; 28375f538aSAchin Gupta 29375f538aSAchin Gupta /* Passing a NULL context is a critical programming error */ 30375f538aSAchin Gupta assert(tsp_ctx); 3150e27dadSVikram Kanigiri assert(tsp_entry_point); 3250e27dadSVikram Kanigiri assert(pc); 33375f538aSAchin Gupta 34375f538aSAchin Gupta /* 35375f538aSAchin Gupta * We support AArch64 TSP for now. 36375f538aSAchin Gupta * TODO: Add support for AArch32 TSP 37375f538aSAchin Gupta */ 38375f538aSAchin Gupta assert(rw == TSP_AARCH64); 39375f538aSAchin Gupta 40375f538aSAchin Gupta /* Associate this context with the cpu specified */ 4150e27dadSVikram Kanigiri tsp_ctx->mpidr = read_mpidr_el1(); 42167a9357SAndrew Thoelke tsp_ctx->state = 0; 43167a9357SAndrew Thoelke set_tsp_pstate(tsp_ctx->state, TSP_PSTATE_OFF); 4416292f54SDavid Cunado clr_yield_smc_active_flag(tsp_ctx->state); 45375f538aSAchin Gupta 4650e27dadSVikram Kanigiri cm_set_context(&tsp_ctx->cpu_ctx, SECURE); 47167a9357SAndrew Thoelke 48167a9357SAndrew Thoelke /* initialise an entrypoint to set up the CPU context */ 49167a9357SAndrew Thoelke ep_attr = SECURE | EP_ST_ENABLE; 50167a9357SAndrew Thoelke if (read_sctlr_el3() & SCTLR_EE_BIT) 51167a9357SAndrew Thoelke ep_attr |= EP_EE_BIG; 5250e27dadSVikram Kanigiri SET_PARAM_HEAD(tsp_entry_point, PARAM_EP, VERSION_1, ep_attr); 53167a9357SAndrew Thoelke 5450e27dadSVikram Kanigiri tsp_entry_point->pc = pc; 5550e27dadSVikram Kanigiri tsp_entry_point->spsr = SPSR_64(MODE_EL1, 5650e27dadSVikram Kanigiri MODE_SP_ELX, 5750e27dadSVikram Kanigiri DISABLE_ALL_EXCEPTIONS); 5832f0d3c6SDouglas Raillard zeromem(&tsp_entry_point->args, sizeof(tsp_entry_point->args)); 59375f538aSAchin Gupta } 60375f538aSAchin Gupta 61375f538aSAchin Gupta /******************************************************************************* 62375f538aSAchin Gupta * This function takes an SP context pointer and: 63375f538aSAchin Gupta * 1. Applies the S-EL1 system register context from tsp_ctx->cpu_ctx. 64375f538aSAchin Gupta * 2. Saves the current C runtime state (callee saved registers) on the stack 65375f538aSAchin Gupta * frame and saves a reference to this state. 66375f538aSAchin Gupta * 3. Calls el3_exit() so that the EL3 system and general purpose registers 67375f538aSAchin Gupta * from the tsp_ctx->cpu_ctx are used to enter the secure payload image. 68375f538aSAchin Gupta ******************************************************************************/ 69fb037bfbSDan Handley uint64_t tspd_synchronous_sp_entry(tsp_context_t *tsp_ctx) 70375f538aSAchin Gupta { 71375f538aSAchin Gupta uint64_t rc; 72375f538aSAchin Gupta 73d3280bebSJuan Castillo assert(tsp_ctx != NULL); 74375f538aSAchin Gupta assert(tsp_ctx->c_rt_ctx == 0); 75375f538aSAchin Gupta 76375f538aSAchin Gupta /* Apply the Secure EL1 system register context and switch to it */ 7708ab89d3SAndrew Thoelke assert(cm_get_context(SECURE) == &tsp_ctx->cpu_ctx); 78375f538aSAchin Gupta cm_el1_sysregs_context_restore(SECURE); 79375f538aSAchin Gupta cm_set_next_eret_context(SECURE); 80375f538aSAchin Gupta 81375f538aSAchin Gupta rc = tspd_enter_sp(&tsp_ctx->c_rt_ctx); 82*92cad5faSAntonio Nino Diaz #if ENABLE_ASSERTIONS 83375f538aSAchin Gupta tsp_ctx->c_rt_ctx = 0; 84375f538aSAchin Gupta #endif 85375f538aSAchin Gupta 86375f538aSAchin Gupta return rc; 87375f538aSAchin Gupta } 88375f538aSAchin Gupta 89375f538aSAchin Gupta 90375f538aSAchin Gupta /******************************************************************************* 91375f538aSAchin Gupta * This function takes an SP context pointer and: 92375f538aSAchin Gupta * 1. Saves the S-EL1 system register context tp tsp_ctx->cpu_ctx. 93375f538aSAchin Gupta * 2. Restores the current C runtime state (callee saved registers) from the 94375f538aSAchin Gupta * stack frame using the reference to this state saved in tspd_enter_sp(). 95375f538aSAchin Gupta * 3. It does not need to save any general purpose or EL3 system register state 96375f538aSAchin Gupta * as the generic smc entry routine should have saved those. 97375f538aSAchin Gupta ******************************************************************************/ 98fb037bfbSDan Handley void tspd_synchronous_sp_exit(tsp_context_t *tsp_ctx, uint64_t ret) 99375f538aSAchin Gupta { 100d3280bebSJuan Castillo assert(tsp_ctx != NULL); 101375f538aSAchin Gupta /* Save the Secure EL1 system register context */ 10208ab89d3SAndrew Thoelke assert(cm_get_context(SECURE) == &tsp_ctx->cpu_ctx); 103375f538aSAchin Gupta cm_el1_sysregs_context_save(SECURE); 104375f538aSAchin Gupta 105375f538aSAchin Gupta assert(tsp_ctx->c_rt_ctx != 0); 106375f538aSAchin Gupta tspd_exit_sp(tsp_ctx->c_rt_ctx, ret); 107375f538aSAchin Gupta 108375f538aSAchin Gupta /* Should never reach here */ 109375f538aSAchin Gupta assert(0); 110375f538aSAchin Gupta } 1113df6012aSDouglas Raillard 1123df6012aSDouglas Raillard /******************************************************************************* 1133df6012aSDouglas Raillard * This function takes an SP context pointer and abort any preempted SMC 1143df6012aSDouglas Raillard * request. 1153df6012aSDouglas Raillard * Return 1 if there was a preempted SMC request, 0 otherwise. 1163df6012aSDouglas Raillard ******************************************************************************/ 1173df6012aSDouglas Raillard int tspd_abort_preempted_smc(tsp_context_t *tsp_ctx) 1183df6012aSDouglas Raillard { 11916292f54SDavid Cunado if (!get_yield_smc_active_flag(tsp_ctx->state)) 1203df6012aSDouglas Raillard return 0; 1213df6012aSDouglas Raillard 1223df6012aSDouglas Raillard /* Abort any preempted SMC request */ 12316292f54SDavid Cunado clr_yield_smc_active_flag(tsp_ctx->state); 1243df6012aSDouglas Raillard 1253df6012aSDouglas Raillard /* 1263df6012aSDouglas Raillard * Arrange for an entry into the test secure payload. It will 1273df6012aSDouglas Raillard * be returned via TSP_ABORT_DONE case in tspd_smc_handler. 1283df6012aSDouglas Raillard */ 1293df6012aSDouglas Raillard cm_set_elr_el3(SECURE, 13016292f54SDavid Cunado (uint64_t) &tsp_vectors->abort_yield_smc_entry); 1313df6012aSDouglas Raillard uint64_t rc = tspd_synchronous_sp_entry(tsp_ctx); 1323df6012aSDouglas Raillard 1333df6012aSDouglas Raillard if (rc != 0) 1343df6012aSDouglas Raillard panic(); 1353df6012aSDouglas Raillard 1363df6012aSDouglas Raillard return 1; 1373df6012aSDouglas Raillard } 1383df6012aSDouglas Raillard 139