1375f538aSAchin Gupta /* 2375f538aSAchin Gupta * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved. 3375f538aSAchin Gupta * 4375f538aSAchin Gupta * Redistribution and use in source and binary forms, with or without 5375f538aSAchin Gupta * modification, are permitted provided that the following conditions are met: 6375f538aSAchin Gupta * 7375f538aSAchin Gupta * Redistributions of source code must retain the above copyright notice, this 8375f538aSAchin Gupta * list of conditions and the following disclaimer. 9375f538aSAchin Gupta * 10375f538aSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice, 11375f538aSAchin Gupta * this list of conditions and the following disclaimer in the documentation 12375f538aSAchin Gupta * and/or other materials provided with the distribution. 13375f538aSAchin Gupta * 14375f538aSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used 15375f538aSAchin Gupta * to endorse or promote products derived from this software without specific 16375f538aSAchin Gupta * prior written permission. 17375f538aSAchin Gupta * 18375f538aSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19375f538aSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20375f538aSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21375f538aSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22375f538aSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23375f538aSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24375f538aSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25375f538aSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26375f538aSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27375f538aSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28375f538aSAchin Gupta * POSSIBILITY OF SUCH DAMAGE. 29375f538aSAchin Gupta */ 30375f538aSAchin Gupta 31375f538aSAchin Gupta #include <arch_helpers.h> 3297043ac9SDan Handley #include <assert.h> 33375f538aSAchin Gupta #include <bl_common.h> 34375f538aSAchin Gupta #include <context_mgmt.h> 3597043ac9SDan Handley #include <platform.h> 3697043ac9SDan Handley #include <string.h> 3735e98e55SDan Handley #include "tspd_private.h" 38375f538aSAchin Gupta 39375f538aSAchin Gupta /******************************************************************************* 40375f538aSAchin Gupta * Given a secure payload entrypoint, register width, cpu id & pointer to a 41375f538aSAchin Gupta * context data structure, this function will create a secure context ready for 42375f538aSAchin Gupta * programming an entry into the secure payload. 43375f538aSAchin Gupta ******************************************************************************/ 44375f538aSAchin Gupta int32_t tspd_init_secure_context(uint64_t entrypoint, 45375f538aSAchin Gupta uint32_t rw, 46375f538aSAchin Gupta uint64_t mpidr, 47fb037bfbSDan Handley tsp_context_t *tsp_ctx) 48375f538aSAchin Gupta { 4931526cb0SVikram Kanigiri uint32_t scr, sctlr; 50fb037bfbSDan Handley el1_sys_regs_t *el1_state; 51375f538aSAchin Gupta uint32_t spsr; 52375f538aSAchin Gupta 53375f538aSAchin Gupta /* Passing a NULL context is a critical programming error */ 54375f538aSAchin Gupta assert(tsp_ctx); 55375f538aSAchin Gupta 56375f538aSAchin Gupta /* 57375f538aSAchin Gupta * We support AArch64 TSP for now. 58375f538aSAchin Gupta * TODO: Add support for AArch32 TSP 59375f538aSAchin Gupta */ 60375f538aSAchin Gupta assert(rw == TSP_AARCH64); 61375f538aSAchin Gupta 62375f538aSAchin Gupta /* 63375f538aSAchin Gupta * This might look redundant if the context was statically 64375f538aSAchin Gupta * allocated but this function cannot make that assumption. 65375f538aSAchin Gupta */ 66375f538aSAchin Gupta memset(tsp_ctx, 0, sizeof(*tsp_ctx)); 67375f538aSAchin Gupta 68375f538aSAchin Gupta /* Set the right security state and register width for the SP */ 6931526cb0SVikram Kanigiri scr = read_scr(); 70375f538aSAchin Gupta scr &= ~SCR_NS_BIT; 71375f538aSAchin Gupta scr &= ~SCR_RW_BIT; 72375f538aSAchin Gupta if (rw == TSP_AARCH64) 73375f538aSAchin Gupta scr |= SCR_RW_BIT; 74375f538aSAchin Gupta 75375f538aSAchin Gupta /* Get a pointer to the S-EL1 context memory */ 76375f538aSAchin Gupta el1_state = get_sysregs_ctx(&tsp_ctx->cpu_ctx); 77375f538aSAchin Gupta 78375f538aSAchin Gupta /* 7931526cb0SVikram Kanigiri * Program the SCTLR_EL1 such that upon entry in S-EL1, caches and MMU are 8031526cb0SVikram Kanigiri * disabled and exception endianess is set to be the same as EL3 81375f538aSAchin Gupta */ 822eb01d34SAchin Gupta sctlr = read_sctlr_el3(); 83375f538aSAchin Gupta sctlr &= SCTLR_EE_BIT; 84375f538aSAchin Gupta sctlr |= SCTLR_EL1_RES1; 85375f538aSAchin Gupta write_ctx_reg(el1_state, CTX_SCTLR_EL1, sctlr); 86375f538aSAchin Gupta 87375f538aSAchin Gupta /* Set this context as ready to be initialised i.e OFF */ 88375f538aSAchin Gupta tsp_ctx->state = TSP_STATE_OFF; 89375f538aSAchin Gupta 90375f538aSAchin Gupta /* Associate this context with the cpu specified */ 91375f538aSAchin Gupta tsp_ctx->mpidr = mpidr; 92375f538aSAchin Gupta 93375f538aSAchin Gupta cm_set_context(mpidr, &tsp_ctx->cpu_ctx, SECURE); 94*23ff9baaSVikram Kanigiri spsr = SPSR_64(MODE_EL1, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 95375f538aSAchin Gupta cm_set_el3_eret_context(SECURE, entrypoint, spsr, scr); 96375f538aSAchin Gupta 97375f538aSAchin Gupta return 0; 98375f538aSAchin Gupta } 99375f538aSAchin Gupta 100375f538aSAchin Gupta /******************************************************************************* 101375f538aSAchin Gupta * This function takes an SP context pointer and: 102375f538aSAchin Gupta * 1. Applies the S-EL1 system register context from tsp_ctx->cpu_ctx. 103375f538aSAchin Gupta * 2. Saves the current C runtime state (callee saved registers) on the stack 104375f538aSAchin Gupta * frame and saves a reference to this state. 105375f538aSAchin Gupta * 3. Calls el3_exit() so that the EL3 system and general purpose registers 106375f538aSAchin Gupta * from the tsp_ctx->cpu_ctx are used to enter the secure payload image. 107375f538aSAchin Gupta ******************************************************************************/ 108fb037bfbSDan Handley uint64_t tspd_synchronous_sp_entry(tsp_context_t *tsp_ctx) 109375f538aSAchin Gupta { 110375f538aSAchin Gupta uint64_t rc; 111375f538aSAchin Gupta 112375f538aSAchin Gupta assert(tsp_ctx->c_rt_ctx == 0); 113375f538aSAchin Gupta 114375f538aSAchin Gupta /* Apply the Secure EL1 system register context and switch to it */ 115375f538aSAchin Gupta assert(cm_get_context(read_mpidr(), SECURE) == &tsp_ctx->cpu_ctx); 116375f538aSAchin Gupta cm_el1_sysregs_context_restore(SECURE); 117375f538aSAchin Gupta cm_set_next_eret_context(SECURE); 118375f538aSAchin Gupta 119375f538aSAchin Gupta rc = tspd_enter_sp(&tsp_ctx->c_rt_ctx); 120375f538aSAchin Gupta #if DEBUG 121375f538aSAchin Gupta tsp_ctx->c_rt_ctx = 0; 122375f538aSAchin Gupta #endif 123375f538aSAchin Gupta 124375f538aSAchin Gupta return rc; 125375f538aSAchin Gupta } 126375f538aSAchin Gupta 127375f538aSAchin Gupta 128375f538aSAchin Gupta /******************************************************************************* 129375f538aSAchin Gupta * This function takes an SP context pointer and: 130375f538aSAchin Gupta * 1. Saves the S-EL1 system register context tp tsp_ctx->cpu_ctx. 131375f538aSAchin Gupta * 2. Restores the current C runtime state (callee saved registers) from the 132375f538aSAchin Gupta * stack frame using the reference to this state saved in tspd_enter_sp(). 133375f538aSAchin Gupta * 3. It does not need to save any general purpose or EL3 system register state 134375f538aSAchin Gupta * as the generic smc entry routine should have saved those. 135375f538aSAchin Gupta ******************************************************************************/ 136fb037bfbSDan Handley void tspd_synchronous_sp_exit(tsp_context_t *tsp_ctx, uint64_t ret) 137375f538aSAchin Gupta { 138375f538aSAchin Gupta /* Save the Secure EL1 system register context */ 139375f538aSAchin Gupta assert(cm_get_context(read_mpidr(), SECURE) == &tsp_ctx->cpu_ctx); 140375f538aSAchin Gupta cm_el1_sysregs_context_save(SECURE); 141375f538aSAchin Gupta 142375f538aSAchin Gupta assert(tsp_ctx->c_rt_ctx != 0); 143375f538aSAchin Gupta tspd_exit_sp(tsp_ctx->c_rt_ctx, ret); 144375f538aSAchin Gupta 145375f538aSAchin Gupta /* Should never reach here */ 146375f538aSAchin Gupta assert(0); 147375f538aSAchin Gupta } 148