1948c090dSVarun Wadekar /* 28e590624SVarun Wadekar * Copyright (c) 2016-2017, ARM Limited and Contributors. All rights reserved. 3948c090dSVarun Wadekar * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5948c090dSVarun Wadekar */ 6948c090dSVarun Wadekar 7dae374bfSAnthony Zhou #include <arch_helpers.h> 8dae374bfSAnthony Zhou #include <assert.h> /* for context_mgmt.h */ 9948c090dSVarun Wadekar #include <bl31.h> 102a4b4b71SIsla Mitchell #include <bl_common.h> 11948c090dSVarun Wadekar #include <context_mgmt.h> 12948c090dSVarun Wadekar #include <debug.h> 13948c090dSVarun Wadekar #include <interrupt_mgmt.h> 14948c090dSVarun Wadekar #include <platform.h> 15948c090dSVarun Wadekar #include <runtime_svc.h> 16948c090dSVarun Wadekar #include <string.h> 17948c090dSVarun Wadekar 18948c090dSVarun Wadekar #include "sm_err.h" 192a4b4b71SIsla Mitchell #include "smcall.h" 20948c090dSVarun Wadekar 21dae374bfSAnthony Zhou /* macro to check if Hypervisor is enabled in the HCR_EL2 register */ 22dae374bfSAnthony Zhou #define HYP_ENABLE_FLAG 0x286001 23dae374bfSAnthony Zhou 24feb5aa24SWayne Lin /* length of Trusty's input parameters (in bytes) */ 25feb5aa24SWayne Lin #define TRUSTY_PARAMS_LEN_BYTES (4096*2) 26feb5aa24SWayne Lin 27948c090dSVarun Wadekar struct trusty_stack { 28948c090dSVarun Wadekar uint8_t space[PLATFORM_STACK_SIZE] __aligned(16); 298e590624SVarun Wadekar uint32_t end; 30948c090dSVarun Wadekar }; 31948c090dSVarun Wadekar 32948c090dSVarun Wadekar struct trusty_cpu_ctx { 33948c090dSVarun Wadekar cpu_context_t cpu_ctx; 34948c090dSVarun Wadekar void *saved_sp; 35948c090dSVarun Wadekar uint32_t saved_security_state; 36948c090dSVarun Wadekar int fiq_handler_active; 37948c090dSVarun Wadekar uint64_t fiq_handler_pc; 38948c090dSVarun Wadekar uint64_t fiq_handler_cpsr; 39948c090dSVarun Wadekar uint64_t fiq_handler_sp; 40948c090dSVarun Wadekar uint64_t fiq_pc; 41948c090dSVarun Wadekar uint64_t fiq_cpsr; 42948c090dSVarun Wadekar uint64_t fiq_sp_el1; 43948c090dSVarun Wadekar gp_regs_t fiq_gpregs; 44948c090dSVarun Wadekar struct trusty_stack secure_stack; 45948c090dSVarun Wadekar }; 46948c090dSVarun Wadekar 47948c090dSVarun Wadekar struct args { 48948c090dSVarun Wadekar uint64_t r0; 49948c090dSVarun Wadekar uint64_t r1; 50948c090dSVarun Wadekar uint64_t r2; 51948c090dSVarun Wadekar uint64_t r3; 52dae374bfSAnthony Zhou uint64_t r4; 53dae374bfSAnthony Zhou uint64_t r5; 54dae374bfSAnthony Zhou uint64_t r6; 55dae374bfSAnthony Zhou uint64_t r7; 56948c090dSVarun Wadekar }; 57948c090dSVarun Wadekar 58948c090dSVarun Wadekar struct trusty_cpu_ctx trusty_cpu_ctx[PLATFORM_CORE_COUNT]; 59948c090dSVarun Wadekar 60948c090dSVarun Wadekar struct args trusty_init_context_stack(void **sp, void *new_stack); 61dae374bfSAnthony Zhou struct args trusty_context_switch_helper(void **sp, void *smc_params); 62948c090dSVarun Wadekar 6364c07d0fSAnthony Zhou static uint32_t current_vmid; 6464c07d0fSAnthony Zhou 65948c090dSVarun Wadekar static struct trusty_cpu_ctx *get_trusty_ctx(void) 66948c090dSVarun Wadekar { 67948c090dSVarun Wadekar return &trusty_cpu_ctx[plat_my_core_pos()]; 68948c090dSVarun Wadekar } 69948c090dSVarun Wadekar 70dae374bfSAnthony Zhou static uint32_t is_hypervisor_mode(void) 71dae374bfSAnthony Zhou { 72dae374bfSAnthony Zhou uint64_t hcr = read_hcr(); 73dae374bfSAnthony Zhou 74dae374bfSAnthony Zhou return !!(hcr & HYP_ENABLE_FLAG); 75dae374bfSAnthony Zhou } 76dae374bfSAnthony Zhou 77948c090dSVarun Wadekar static struct args trusty_context_switch(uint32_t security_state, uint64_t r0, 78948c090dSVarun Wadekar uint64_t r1, uint64_t r2, uint64_t r3) 79948c090dSVarun Wadekar { 80948c090dSVarun Wadekar struct args ret; 81948c090dSVarun Wadekar struct trusty_cpu_ctx *ctx = get_trusty_ctx(); 82dae374bfSAnthony Zhou struct trusty_cpu_ctx *ctx_smc; 83948c090dSVarun Wadekar 84948c090dSVarun Wadekar assert(ctx->saved_security_state != security_state); 85948c090dSVarun Wadekar 86dae374bfSAnthony Zhou ret.r7 = 0; 87dae374bfSAnthony Zhou if (is_hypervisor_mode()) { 88dae374bfSAnthony Zhou /* According to the ARM DEN0028A spec, VMID is stored in x7 */ 89dae374bfSAnthony Zhou ctx_smc = cm_get_context(NON_SECURE); 90dae374bfSAnthony Zhou assert(ctx_smc); 91dae374bfSAnthony Zhou ret.r7 = SMC_GET_GP(ctx_smc, CTX_GPREG_X7); 92dae374bfSAnthony Zhou } 93dae374bfSAnthony Zhou /* r4, r5, r6 reserved for future use. */ 94dae374bfSAnthony Zhou ret.r6 = 0; 95dae374bfSAnthony Zhou ret.r5 = 0; 96dae374bfSAnthony Zhou ret.r4 = 0; 97dae374bfSAnthony Zhou ret.r3 = r3; 98dae374bfSAnthony Zhou ret.r2 = r2; 99dae374bfSAnthony Zhou ret.r1 = r1; 100dae374bfSAnthony Zhou ret.r0 = r0; 101dae374bfSAnthony Zhou 102ab609e1aSAijun Sun /* 103ab609e1aSAijun Sun * To avoid the additional overhead in PSCI flow, skip FP context 104ab609e1aSAijun Sun * saving/restoring in case of CPU suspend and resume, asssuming that 105ab609e1aSAijun Sun * when it's needed the PSCI caller has preserved FP context before 106ab609e1aSAijun Sun * going here. 107ab609e1aSAijun Sun */ 108ab609e1aSAijun Sun if (r0 != SMC_FC_CPU_SUSPEND && r0 != SMC_FC_CPU_RESUME) 109ab609e1aSAijun Sun fpregs_context_save(get_fpregs_ctx(cm_get_context(security_state))); 110948c090dSVarun Wadekar cm_el1_sysregs_context_save(security_state); 111948c090dSVarun Wadekar 112948c090dSVarun Wadekar ctx->saved_security_state = security_state; 113dae374bfSAnthony Zhou ret = trusty_context_switch_helper(&ctx->saved_sp, &ret); 114948c090dSVarun Wadekar 115948c090dSVarun Wadekar assert(ctx->saved_security_state == !security_state); 116948c090dSVarun Wadekar 117948c090dSVarun Wadekar cm_el1_sysregs_context_restore(security_state); 118ab609e1aSAijun Sun if (r0 != SMC_FC_CPU_SUSPEND && r0 != SMC_FC_CPU_RESUME) 119ab609e1aSAijun Sun fpregs_context_restore(get_fpregs_ctx(cm_get_context(security_state))); 120ab609e1aSAijun Sun 121948c090dSVarun Wadekar cm_set_next_eret_context(security_state); 122948c090dSVarun Wadekar 123948c090dSVarun Wadekar return ret; 124948c090dSVarun Wadekar } 125948c090dSVarun Wadekar 126948c090dSVarun Wadekar static uint64_t trusty_fiq_handler(uint32_t id, 127948c090dSVarun Wadekar uint32_t flags, 128948c090dSVarun Wadekar void *handle, 129948c090dSVarun Wadekar void *cookie) 130948c090dSVarun Wadekar { 131948c090dSVarun Wadekar struct args ret; 132948c090dSVarun Wadekar struct trusty_cpu_ctx *ctx = get_trusty_ctx(); 133948c090dSVarun Wadekar 134948c090dSVarun Wadekar assert(!is_caller_secure(flags)); 135948c090dSVarun Wadekar 136948c090dSVarun Wadekar ret = trusty_context_switch(NON_SECURE, SMC_FC_FIQ_ENTER, 0, 0, 0); 137948c090dSVarun Wadekar if (ret.r0) { 138948c090dSVarun Wadekar SMC_RET0(handle); 139948c090dSVarun Wadekar } 140948c090dSVarun Wadekar 141948c090dSVarun Wadekar if (ctx->fiq_handler_active) { 142948c090dSVarun Wadekar INFO("%s: fiq handler already active\n", __func__); 143948c090dSVarun Wadekar SMC_RET0(handle); 144948c090dSVarun Wadekar } 145948c090dSVarun Wadekar 146948c090dSVarun Wadekar ctx->fiq_handler_active = 1; 147948c090dSVarun Wadekar memcpy(&ctx->fiq_gpregs, get_gpregs_ctx(handle), sizeof(ctx->fiq_gpregs)); 148948c090dSVarun Wadekar ctx->fiq_pc = SMC_GET_EL3(handle, CTX_ELR_EL3); 149948c090dSVarun Wadekar ctx->fiq_cpsr = SMC_GET_EL3(handle, CTX_SPSR_EL3); 150948c090dSVarun Wadekar ctx->fiq_sp_el1 = read_ctx_reg(get_sysregs_ctx(handle), CTX_SP_EL1); 151948c090dSVarun Wadekar 152948c090dSVarun Wadekar write_ctx_reg(get_sysregs_ctx(handle), CTX_SP_EL1, ctx->fiq_handler_sp); 153948c090dSVarun Wadekar cm_set_elr_spsr_el3(NON_SECURE, ctx->fiq_handler_pc, ctx->fiq_handler_cpsr); 154948c090dSVarun Wadekar 155948c090dSVarun Wadekar SMC_RET0(handle); 156948c090dSVarun Wadekar } 157948c090dSVarun Wadekar 158948c090dSVarun Wadekar static uint64_t trusty_set_fiq_handler(void *handle, uint64_t cpu, 159948c090dSVarun Wadekar uint64_t handler, uint64_t stack) 160948c090dSVarun Wadekar { 161948c090dSVarun Wadekar struct trusty_cpu_ctx *ctx; 162948c090dSVarun Wadekar 163948c090dSVarun Wadekar if (cpu >= PLATFORM_CORE_COUNT) { 164948c090dSVarun Wadekar ERROR("%s: cpu %ld >= %d\n", __func__, cpu, PLATFORM_CORE_COUNT); 165948c090dSVarun Wadekar return SM_ERR_INVALID_PARAMETERS; 166948c090dSVarun Wadekar } 167948c090dSVarun Wadekar 168948c090dSVarun Wadekar ctx = &trusty_cpu_ctx[cpu]; 169948c090dSVarun Wadekar ctx->fiq_handler_pc = handler; 170948c090dSVarun Wadekar ctx->fiq_handler_cpsr = SMC_GET_EL3(handle, CTX_SPSR_EL3); 171948c090dSVarun Wadekar ctx->fiq_handler_sp = stack; 172948c090dSVarun Wadekar 173948c090dSVarun Wadekar SMC_RET1(handle, 0); 174948c090dSVarun Wadekar } 175948c090dSVarun Wadekar 176948c090dSVarun Wadekar static uint64_t trusty_get_fiq_regs(void *handle) 177948c090dSVarun Wadekar { 178948c090dSVarun Wadekar struct trusty_cpu_ctx *ctx = get_trusty_ctx(); 179948c090dSVarun Wadekar uint64_t sp_el0 = read_ctx_reg(&ctx->fiq_gpregs, CTX_GPREG_SP_EL0); 180948c090dSVarun Wadekar 181948c090dSVarun Wadekar SMC_RET4(handle, ctx->fiq_pc, ctx->fiq_cpsr, sp_el0, ctx->fiq_sp_el1); 182948c090dSVarun Wadekar } 183948c090dSVarun Wadekar 184948c090dSVarun Wadekar static uint64_t trusty_fiq_exit(void *handle, uint64_t x1, uint64_t x2, uint64_t x3) 185948c090dSVarun Wadekar { 186948c090dSVarun Wadekar struct args ret; 187948c090dSVarun Wadekar struct trusty_cpu_ctx *ctx = get_trusty_ctx(); 188948c090dSVarun Wadekar 189948c090dSVarun Wadekar if (!ctx->fiq_handler_active) { 190948c090dSVarun Wadekar NOTICE("%s: fiq handler not active\n", __func__); 191948c090dSVarun Wadekar SMC_RET1(handle, SM_ERR_INVALID_PARAMETERS); 192948c090dSVarun Wadekar } 193948c090dSVarun Wadekar 194948c090dSVarun Wadekar ret = trusty_context_switch(NON_SECURE, SMC_FC_FIQ_EXIT, 0, 0, 0); 195948c090dSVarun Wadekar if (ret.r0 != 1) { 196948c090dSVarun Wadekar INFO("%s(%p) SMC_FC_FIQ_EXIT returned unexpected value, %ld\n", 197948c090dSVarun Wadekar __func__, handle, ret.r0); 198948c090dSVarun Wadekar } 199948c090dSVarun Wadekar 200948c090dSVarun Wadekar /* 201948c090dSVarun Wadekar * Restore register state to state recorded on fiq entry. 202948c090dSVarun Wadekar * 203948c090dSVarun Wadekar * x0, sp_el1, pc and cpsr need to be restored because el1 cannot 204948c090dSVarun Wadekar * restore them. 205948c090dSVarun Wadekar * 206948c090dSVarun Wadekar * x1-x4 and x8-x17 need to be restored here because smc_handler64 207948c090dSVarun Wadekar * corrupts them (el1 code also restored them). 208948c090dSVarun Wadekar */ 209948c090dSVarun Wadekar memcpy(get_gpregs_ctx(handle), &ctx->fiq_gpregs, sizeof(ctx->fiq_gpregs)); 210948c090dSVarun Wadekar ctx->fiq_handler_active = 0; 211948c090dSVarun Wadekar write_ctx_reg(get_sysregs_ctx(handle), CTX_SP_EL1, ctx->fiq_sp_el1); 212948c090dSVarun Wadekar cm_set_elr_spsr_el3(NON_SECURE, ctx->fiq_pc, ctx->fiq_cpsr); 213948c090dSVarun Wadekar 214948c090dSVarun Wadekar SMC_RET0(handle); 215948c090dSVarun Wadekar } 216948c090dSVarun Wadekar 217948c090dSVarun Wadekar static uint64_t trusty_smc_handler(uint32_t smc_fid, 218948c090dSVarun Wadekar uint64_t x1, 219948c090dSVarun Wadekar uint64_t x2, 220948c090dSVarun Wadekar uint64_t x3, 221948c090dSVarun Wadekar uint64_t x4, 222948c090dSVarun Wadekar void *cookie, 223948c090dSVarun Wadekar void *handle, 224948c090dSVarun Wadekar uint64_t flags) 225948c090dSVarun Wadekar { 226948c090dSVarun Wadekar struct args ret; 22764c07d0fSAnthony Zhou uint32_t vmid = 0; 2280e1f9e31SVarun Wadekar entry_point_info_t *ep_info = bl31_plat_get_next_image_ep_info(SECURE); 2290e1f9e31SVarun Wadekar 2300e1f9e31SVarun Wadekar /* 2310e1f9e31SVarun Wadekar * Return success for SET_ROT_PARAMS if Trusty is not present, as 2320e1f9e31SVarun Wadekar * Verified Boot is not even supported and returning success here 2330e1f9e31SVarun Wadekar * would not compromise the boot process. 2340e1f9e31SVarun Wadekar */ 235bbbbcdaeSDavid Cunado if (!ep_info && (smc_fid == SMC_YC_SET_ROT_PARAMS)) { 2360e1f9e31SVarun Wadekar SMC_RET1(handle, 0); 2370e1f9e31SVarun Wadekar } else if (!ep_info) { 2380e1f9e31SVarun Wadekar SMC_RET1(handle, SMC_UNK); 2390e1f9e31SVarun Wadekar } 240948c090dSVarun Wadekar 241948c090dSVarun Wadekar if (is_caller_secure(flags)) { 242bbbbcdaeSDavid Cunado if (smc_fid == SMC_YC_NS_RETURN) { 243948c090dSVarun Wadekar ret = trusty_context_switch(SECURE, x1, 0, 0, 0); 244dae374bfSAnthony Zhou SMC_RET8(handle, ret.r0, ret.r1, ret.r2, ret.r3, 245dae374bfSAnthony Zhou ret.r4, ret.r5, ret.r6, ret.r7); 246948c090dSVarun Wadekar } 247948c090dSVarun Wadekar INFO("%s (0x%x, 0x%lx, 0x%lx, 0x%lx, 0x%lx, %p, %p, 0x%lx) \ 248948c090dSVarun Wadekar cpu %d, unknown smc\n", 249948c090dSVarun Wadekar __func__, smc_fid, x1, x2, x3, x4, cookie, handle, flags, 250948c090dSVarun Wadekar plat_my_core_pos()); 251948c090dSVarun Wadekar SMC_RET1(handle, SMC_UNK); 252948c090dSVarun Wadekar } else { 253948c090dSVarun Wadekar switch (smc_fid) { 254948c090dSVarun Wadekar case SMC_FC64_SET_FIQ_HANDLER: 255948c090dSVarun Wadekar return trusty_set_fiq_handler(handle, x1, x2, x3); 256948c090dSVarun Wadekar case SMC_FC64_GET_FIQ_REGS: 257948c090dSVarun Wadekar return trusty_get_fiq_regs(handle); 258948c090dSVarun Wadekar case SMC_FC_FIQ_EXIT: 259948c090dSVarun Wadekar return trusty_fiq_exit(handle, x1, x2, x3); 260948c090dSVarun Wadekar default: 26164c07d0fSAnthony Zhou if (is_hypervisor_mode()) 26264c07d0fSAnthony Zhou vmid = SMC_GET_GP(handle, CTX_GPREG_X7); 26364c07d0fSAnthony Zhou 26464c07d0fSAnthony Zhou if ((current_vmid != 0) && (current_vmid != vmid)) { 26564c07d0fSAnthony Zhou /* This message will cause SMC mechanism 26664c07d0fSAnthony Zhou * abnormal in multi-guest environment. 26764c07d0fSAnthony Zhou * Change it to WARN in case you need it. 26864c07d0fSAnthony Zhou */ 26964c07d0fSAnthony Zhou VERBOSE("Previous SMC not finished.\n"); 27064c07d0fSAnthony Zhou SMC_RET1(handle, SM_ERR_BUSY); 27164c07d0fSAnthony Zhou } 27264c07d0fSAnthony Zhou current_vmid = vmid; 273948c090dSVarun Wadekar ret = trusty_context_switch(NON_SECURE, smc_fid, x1, 274948c090dSVarun Wadekar x2, x3); 27564c07d0fSAnthony Zhou current_vmid = 0; 276948c090dSVarun Wadekar SMC_RET1(handle, ret.r0); 277948c090dSVarun Wadekar } 278948c090dSVarun Wadekar } 279948c090dSVarun Wadekar } 280948c090dSVarun Wadekar 281948c090dSVarun Wadekar static int32_t trusty_init(void) 282948c090dSVarun Wadekar { 28348c1c39fSSandrine Bailleux void el3_exit(void); 284948c090dSVarun Wadekar entry_point_info_t *ep_info; 285dae374bfSAnthony Zhou struct args zero_args = {0}; 286948c090dSVarun Wadekar struct trusty_cpu_ctx *ctx = get_trusty_ctx(); 287948c090dSVarun Wadekar uint32_t cpu = plat_my_core_pos(); 288948c090dSVarun Wadekar int reg_width = GET_RW(read_ctx_reg(get_el3state_ctx(&ctx->cpu_ctx), 289948c090dSVarun Wadekar CTX_SPSR_EL3)); 290948c090dSVarun Wadekar 291e97e413fSSandrine Bailleux /* 292e97e413fSSandrine Bailleux * Get information about the Trusty image. Its absence is a critical 293e97e413fSSandrine Bailleux * failure. 294e97e413fSSandrine Bailleux */ 295948c090dSVarun Wadekar ep_info = bl31_plat_get_next_image_ep_info(SECURE); 296e97e413fSSandrine Bailleux assert(ep_info); 297948c090dSVarun Wadekar 298cb03c917SArve Hjønnevåg fpregs_context_save(get_fpregs_ctx(cm_get_context(NON_SECURE))); 299948c090dSVarun Wadekar cm_el1_sysregs_context_save(NON_SECURE); 300948c090dSVarun Wadekar 301948c090dSVarun Wadekar cm_set_context(&ctx->cpu_ctx, SECURE); 302948c090dSVarun Wadekar cm_init_my_context(ep_info); 303948c090dSVarun Wadekar 304948c090dSVarun Wadekar /* 305948c090dSVarun Wadekar * Adjust secondary cpu entry point for 32 bit images to the 306948c090dSVarun Wadekar * end of exeption vectors 307948c090dSVarun Wadekar */ 308948c090dSVarun Wadekar if ((cpu != 0) && (reg_width == MODE_RW_32)) { 309948c090dSVarun Wadekar INFO("trusty: cpu %d, adjust entry point to 0x%lx\n", 310948c090dSVarun Wadekar cpu, ep_info->pc + (1U << 5)); 311948c090dSVarun Wadekar cm_set_elr_el3(SECURE, ep_info->pc + (1U << 5)); 312948c090dSVarun Wadekar } 313948c090dSVarun Wadekar 314948c090dSVarun Wadekar cm_el1_sysregs_context_restore(SECURE); 315cb03c917SArve Hjønnevåg fpregs_context_restore(get_fpregs_ctx(cm_get_context(SECURE))); 316948c090dSVarun Wadekar cm_set_next_eret_context(SECURE); 317948c090dSVarun Wadekar 318948c090dSVarun Wadekar ctx->saved_security_state = ~0; /* initial saved state is invalid */ 3198e590624SVarun Wadekar trusty_init_context_stack(&ctx->saved_sp, &ctx->secure_stack.end); 320948c090dSVarun Wadekar 321dae374bfSAnthony Zhou trusty_context_switch_helper(&ctx->saved_sp, &zero_args); 322948c090dSVarun Wadekar 323948c090dSVarun Wadekar cm_el1_sysregs_context_restore(NON_SECURE); 324cb03c917SArve Hjønnevåg fpregs_context_restore(get_fpregs_ctx(cm_get_context(NON_SECURE))); 325948c090dSVarun Wadekar cm_set_next_eret_context(NON_SECURE); 326948c090dSVarun Wadekar 327948c090dSVarun Wadekar return 0; 328948c090dSVarun Wadekar } 329948c090dSVarun Wadekar 330*fab2319eSArve Hjønnevåg static void trusty_cpu_suspend(uint32_t off) 331948c090dSVarun Wadekar { 332948c090dSVarun Wadekar struct args ret; 333948c090dSVarun Wadekar 334*fab2319eSArve Hjønnevåg ret = trusty_context_switch(NON_SECURE, SMC_FC_CPU_SUSPEND, off, 0, 0); 335948c090dSVarun Wadekar if (ret.r0 != 0) { 336948c090dSVarun Wadekar INFO("%s: cpu %d, SMC_FC_CPU_SUSPEND returned unexpected value, %ld\n", 337696f41ecSSandrine Bailleux __func__, plat_my_core_pos(), ret.r0); 338948c090dSVarun Wadekar } 339948c090dSVarun Wadekar } 340948c090dSVarun Wadekar 341*fab2319eSArve Hjønnevåg static void trusty_cpu_resume(uint32_t on) 342948c090dSVarun Wadekar { 343948c090dSVarun Wadekar struct args ret; 344948c090dSVarun Wadekar 345*fab2319eSArve Hjønnevåg ret = trusty_context_switch(NON_SECURE, SMC_FC_CPU_RESUME, on, 0, 0); 346948c090dSVarun Wadekar if (ret.r0 != 0) { 347948c090dSVarun Wadekar INFO("%s: cpu %d, SMC_FC_CPU_RESUME returned unexpected value, %ld\n", 348696f41ecSSandrine Bailleux __func__, plat_my_core_pos(), ret.r0); 349948c090dSVarun Wadekar } 350948c090dSVarun Wadekar } 351948c090dSVarun Wadekar 352948c090dSVarun Wadekar static int32_t trusty_cpu_off_handler(uint64_t unused) 353948c090dSVarun Wadekar { 354*fab2319eSArve Hjønnevåg trusty_cpu_suspend(1); 355948c090dSVarun Wadekar 356948c090dSVarun Wadekar return 0; 357948c090dSVarun Wadekar } 358948c090dSVarun Wadekar 359948c090dSVarun Wadekar static void trusty_cpu_on_finish_handler(uint64_t unused) 360948c090dSVarun Wadekar { 361948c090dSVarun Wadekar struct trusty_cpu_ctx *ctx = get_trusty_ctx(); 362948c090dSVarun Wadekar 363948c090dSVarun Wadekar if (!ctx->saved_sp) { 364948c090dSVarun Wadekar trusty_init(); 365948c090dSVarun Wadekar } else { 366*fab2319eSArve Hjønnevåg trusty_cpu_resume(1); 367948c090dSVarun Wadekar } 368948c090dSVarun Wadekar } 369948c090dSVarun Wadekar 370948c090dSVarun Wadekar static void trusty_cpu_suspend_handler(uint64_t unused) 371948c090dSVarun Wadekar { 372*fab2319eSArve Hjønnevåg trusty_cpu_suspend(0); 373948c090dSVarun Wadekar } 374948c090dSVarun Wadekar 375948c090dSVarun Wadekar static void trusty_cpu_suspend_finish_handler(uint64_t unused) 376948c090dSVarun Wadekar { 377*fab2319eSArve Hjønnevåg trusty_cpu_resume(0); 378948c090dSVarun Wadekar } 379948c090dSVarun Wadekar 380948c090dSVarun Wadekar static const spd_pm_ops_t trusty_pm = { 381948c090dSVarun Wadekar .svc_off = trusty_cpu_off_handler, 382948c090dSVarun Wadekar .svc_suspend = trusty_cpu_suspend_handler, 383948c090dSVarun Wadekar .svc_on_finish = trusty_cpu_on_finish_handler, 384948c090dSVarun Wadekar .svc_suspend_finish = trusty_cpu_suspend_finish_handler, 385948c090dSVarun Wadekar }; 386948c090dSVarun Wadekar 3877c3309c9SArve Hjønnevåg void plat_trusty_set_boot_args(aapcs64_params_t *args); 3887c3309c9SArve Hjønnevåg 3897c3309c9SArve Hjønnevåg #ifdef TSP_SEC_MEM_SIZE 3907c3309c9SArve Hjønnevåg #pragma weak plat_trusty_set_boot_args 3917c3309c9SArve Hjønnevåg void plat_trusty_set_boot_args(aapcs64_params_t *args) 3927c3309c9SArve Hjønnevåg { 3937c3309c9SArve Hjønnevåg args->arg0 = TSP_SEC_MEM_SIZE; 3947c3309c9SArve Hjønnevåg } 3957c3309c9SArve Hjønnevåg #endif 3967c3309c9SArve Hjønnevåg 397948c090dSVarun Wadekar static int32_t trusty_setup(void) 398948c090dSVarun Wadekar { 399948c090dSVarun Wadekar entry_point_info_t *ep_info; 4007c3309c9SArve Hjønnevåg uint32_t instr; 401948c090dSVarun Wadekar uint32_t flags; 402948c090dSVarun Wadekar int ret; 4037c3309c9SArve Hjønnevåg int aarch32 = 0; 404948c090dSVarun Wadekar 405d67d0214SVarun Wadekar /* Get trusty's entry point info */ 406948c090dSVarun Wadekar ep_info = bl31_plat_get_next_image_ep_info(SECURE); 407948c090dSVarun Wadekar if (!ep_info) { 408948c090dSVarun Wadekar INFO("Trusty image missing.\n"); 409948c090dSVarun Wadekar return -1; 410948c090dSVarun Wadekar } 411948c090dSVarun Wadekar 4127c3309c9SArve Hjønnevåg instr = *(uint32_t *)ep_info->pc; 413948c090dSVarun Wadekar 4147c3309c9SArve Hjønnevåg if (instr >> 24 == 0xea) { 4157c3309c9SArve Hjønnevåg INFO("trusty: Found 32 bit image\n"); 4167c3309c9SArve Hjønnevåg aarch32 = 1; 4177c3309c9SArve Hjønnevåg } else if (instr >> 8 == 0xd53810 || instr >> 16 == 0x9400) { 4187c3309c9SArve Hjønnevåg INFO("trusty: Found 64 bit image\n"); 4197c3309c9SArve Hjønnevåg } else { 4207c3309c9SArve Hjønnevåg NOTICE("trusty: Found unknown image, 0x%x\n", instr); 4217c3309c9SArve Hjønnevåg } 4227c3309c9SArve Hjønnevåg 4237c3309c9SArve Hjønnevåg SET_PARAM_HEAD(ep_info, PARAM_EP, VERSION_1, SECURE | EP_ST_ENABLE); 4247c3309c9SArve Hjønnevåg if (!aarch32) 4257c3309c9SArve Hjønnevåg ep_info->spsr = SPSR_64(MODE_EL1, MODE_SP_ELX, 4267c3309c9SArve Hjønnevåg DISABLE_ALL_EXCEPTIONS); 4277c3309c9SArve Hjønnevåg else 4287c3309c9SArve Hjønnevåg ep_info->spsr = SPSR_MODE32(MODE32_svc, SPSR_T_ARM, 4297c3309c9SArve Hjønnevåg SPSR_E_LITTLE, 4307c3309c9SArve Hjønnevåg DAIF_FIQ_BIT | 4317c3309c9SArve Hjønnevåg DAIF_IRQ_BIT | 4327c3309c9SArve Hjønnevåg DAIF_ABT_BIT); 4337c3309c9SArve Hjønnevåg memset(&ep_info->args, 0, sizeof(ep_info->args)); 4347c3309c9SArve Hjønnevåg plat_trusty_set_boot_args(&ep_info->args); 435feb5aa24SWayne Lin 436d67d0214SVarun Wadekar /* register init handler */ 437948c090dSVarun Wadekar bl31_register_bl32_init(trusty_init); 438948c090dSVarun Wadekar 439d67d0214SVarun Wadekar /* register power management hooks */ 440948c090dSVarun Wadekar psci_register_spd_pm_hook(&trusty_pm); 441948c090dSVarun Wadekar 442d67d0214SVarun Wadekar /* register interrupt handler */ 443948c090dSVarun Wadekar flags = 0; 444948c090dSVarun Wadekar set_interrupt_rm_flag(flags, NON_SECURE); 445948c090dSVarun Wadekar ret = register_interrupt_type_handler(INTR_TYPE_S_EL1, 446948c090dSVarun Wadekar trusty_fiq_handler, 447948c090dSVarun Wadekar flags); 448948c090dSVarun Wadekar if (ret) 449948c090dSVarun Wadekar ERROR("trusty: failed to register fiq handler, ret = %d\n", ret); 450948c090dSVarun Wadekar 45127d8e1e7SArve Hjønnevåg if (aarch32) { 45227d8e1e7SArve Hjønnevåg entry_point_info_t *ns_ep_info; 45327d8e1e7SArve Hjønnevåg uint32_t spsr; 45427d8e1e7SArve Hjønnevåg 45527d8e1e7SArve Hjønnevåg ns_ep_info = bl31_plat_get_next_image_ep_info(NON_SECURE); 45627d8e1e7SArve Hjønnevåg if (!ep_info) { 45727d8e1e7SArve Hjønnevåg NOTICE("Trusty: non-secure image missing.\n"); 45827d8e1e7SArve Hjønnevåg return -1; 45927d8e1e7SArve Hjønnevåg } 46027d8e1e7SArve Hjønnevåg spsr = ns_ep_info->spsr; 46127d8e1e7SArve Hjønnevåg if (GET_RW(spsr) == MODE_RW_64 && GET_EL(spsr) == MODE_EL2) { 46227d8e1e7SArve Hjønnevåg spsr &= ~(MODE_EL_MASK << MODE_EL_SHIFT); 46327d8e1e7SArve Hjønnevåg spsr |= MODE_EL1 << MODE_EL_SHIFT; 46427d8e1e7SArve Hjønnevåg } 46527d8e1e7SArve Hjønnevåg if (GET_RW(spsr) == MODE_RW_32 && GET_M32(spsr) == MODE32_hyp) { 46627d8e1e7SArve Hjønnevåg spsr &= ~(MODE32_MASK << MODE32_SHIFT); 46727d8e1e7SArve Hjønnevåg spsr |= MODE32_svc << MODE32_SHIFT; 46827d8e1e7SArve Hjønnevåg } 46927d8e1e7SArve Hjønnevåg if (spsr != ns_ep_info->spsr) { 47027d8e1e7SArve Hjønnevåg NOTICE("Trusty: Switch bl33 from EL2 to EL1 (spsr 0x%x -> 0x%x)\n", 47127d8e1e7SArve Hjønnevåg ns_ep_info->spsr, spsr); 47227d8e1e7SArve Hjønnevåg ns_ep_info->spsr = spsr; 47327d8e1e7SArve Hjønnevåg } 47427d8e1e7SArve Hjønnevåg } 47527d8e1e7SArve Hjønnevåg 476948c090dSVarun Wadekar return 0; 477948c090dSVarun Wadekar } 478948c090dSVarun Wadekar 479948c090dSVarun Wadekar /* Define a SPD runtime service descriptor for fast SMC calls */ 480948c090dSVarun Wadekar DECLARE_RT_SVC( 481948c090dSVarun Wadekar trusty_fast, 482948c090dSVarun Wadekar 483948c090dSVarun Wadekar OEN_TOS_START, 484948c090dSVarun Wadekar SMC_ENTITY_SECURE_MONITOR, 485948c090dSVarun Wadekar SMC_TYPE_FAST, 486948c090dSVarun Wadekar trusty_setup, 487948c090dSVarun Wadekar trusty_smc_handler 488948c090dSVarun Wadekar ); 489948c090dSVarun Wadekar 490bbbbcdaeSDavid Cunado /* Define a SPD runtime service descriptor for yielding SMC calls */ 491948c090dSVarun Wadekar DECLARE_RT_SVC( 492948c090dSVarun Wadekar trusty_std, 493948c090dSVarun Wadekar 494f6e8ead4SAmith OEN_TAP_START, 495948c090dSVarun Wadekar SMC_ENTITY_SECURE_MONITOR, 496bbbbcdaeSDavid Cunado SMC_TYPE_YIELD, 497948c090dSVarun Wadekar NULL, 498948c090dSVarun Wadekar trusty_smc_handler 499948c090dSVarun Wadekar ); 500