xref: /rk3399_ARM-atf/plat/xilinx/zynqmp/platform.mk (revision 87612eaefff34548b72fed0d8c93dcf73f9b8c81)
1#
2# Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
3# Portions copyright (c) 2021-2022, ProvenRun S.A.S. All rights reserved.
4#
5# SPDX-License-Identifier: BSD-3-Clause
6
7override ERRATA_A53_855873 := 1
8override PROGRAMMABLE_RESET_ADDRESS := 1
9PSCI_EXTENDED_STATE_ID := 1
10A53_DISABLE_NON_TEMPORAL_HINT := 0
11SEPARATE_CODE_AND_RODATA := 1
12ZYNQMP_WDT_RESTART := 0
13IPI_CRC_CHECK := 0
14override RESET_TO_BL31 := 1
15override WARMBOOT_ENABLE_DCACHE_EARLY := 1
16
17EL3_EXCEPTION_HANDLING := $(SDEI_SUPPORT)
18
19# pncd SPD requires secure SGI to be handled at EL1
20ifeq (${SPD},pncd)
21ifeq (${ZYNQMP_WDT_RESTART},1)
22$(error "Error: ZYNQMP_WDT_RESTART and SPD=pncd are incompatible")
23endif
24override GICV2_G0_FOR_EL3 := 0
25else
26override GICV2_G0_FOR_EL3 := 1
27endif
28
29# Do not enable SVE
30ENABLE_SVE_FOR_NS	:= 0
31
32WORKAROUND_CVE_2017_5715	:=	0
33
34ARM_XLAT_TABLES_LIB_V1		:=	1
35$(eval $(call assert_boolean,ARM_XLAT_TABLES_LIB_V1))
36$(eval $(call add_define,ARM_XLAT_TABLES_LIB_V1))
37
38ifdef ZYNQMP_ATF_MEM_BASE
39    $(eval $(call add_define,ZYNQMP_ATF_MEM_BASE))
40
41    ifndef ZYNQMP_ATF_MEM_SIZE
42        $(error "ZYNQMP_ATF_BASE defined without ZYNQMP_ATF_SIZE")
43    endif
44    $(eval $(call add_define,ZYNQMP_ATF_MEM_SIZE))
45
46    ifdef ZYNQMP_ATF_MEM_PROGBITS_SIZE
47        $(eval $(call add_define,ZYNQMP_ATF_MEM_PROGBITS_SIZE))
48    endif
49endif
50
51ifdef ZYNQMP_BL32_MEM_BASE
52    $(eval $(call add_define,ZYNQMP_BL32_MEM_BASE))
53
54    ifndef ZYNQMP_BL32_MEM_SIZE
55        $(error "ZYNQMP_BL32_BASE defined without ZYNQMP_BL32_SIZE")
56    endif
57    $(eval $(call add_define,ZYNQMP_BL32_MEM_SIZE))
58endif
59
60
61ifdef ZYNQMP_WDT_RESTART
62    $(eval $(call add_define,ZYNQMP_WDT_RESTART))
63endif
64
65ifdef ZYNQMP_IPI_CRC_CHECK
66    $(warning "ZYNQMP_IPI_CRC_CHECK macro is deprecated...instead please use IPI_CRC_CHECK.")
67endif
68
69ifdef IPI_CRC_CHECK
70    $(eval $(call add_define,IPI_CRC_CHECK))
71endif
72
73ifdef ZYNQMP_SECURE_EFUSES
74    $(eval $(call add_define,ZYNQMP_SECURE_EFUSES))
75endif
76
77PLAT_INCLUDES		:=	-Iinclude/plat/arm/common/			\
78				-Iinclude/plat/arm/common/aarch64/		\
79				-Iplat/xilinx/common/include/			\
80				-Iplat/xilinx/common/ipi_mailbox_service/	\
81				-Iplat/xilinx/zynqmp/include/			\
82				-Iplat/xilinx/zynqmp/pm_service/		\
83
84include lib/libfdt/libfdt.mk
85# Include GICv2 driver files
86include drivers/arm/gic/v2/gicv2.mk
87
88PLAT_BL_COMMON_SOURCES	:=	lib/xlat_tables/xlat_tables_common.c		\
89				lib/xlat_tables/aarch64/xlat_tables.c		\
90				drivers/arm/dcc/dcc_console.c			\
91				drivers/delay_timer/delay_timer.c		\
92				drivers/delay_timer/generic_delay_timer.c	\
93				${GICV2_SOURCES}				\
94				drivers/cadence/uart/aarch64/cdns_console.S	\
95				plat/arm/common/arm_cci.c			\
96				plat/arm/common/arm_common.c			\
97				plat/arm/common/arm_gicv2.c			\
98				plat/common/plat_gicv2.c			\
99				plat/xilinx/common/ipi.c			\
100				plat/xilinx/zynqmp/zynqmp_ipi.c			\
101				plat/common/aarch64/crash_console_helpers.S	\
102				plat/xilinx/zynqmp/aarch64/zynqmp_helpers.S	\
103				plat/xilinx/zynqmp/aarch64/zynqmp_common.c
104
105ZYNQMP_CONSOLE	?=	cadence
106ifeq (${ZYNQMP_CONSOLE}, $(filter ${ZYNQMP_CONSOLE},cadence cadence0 cadence1 dcc))
107else
108  $(error "Please define ZYNQMP_CONSOLE")
109endif
110$(eval $(call add_define_val,ZYNQMP_CONSOLE,ZYNQMP_CONSOLE_ID_${ZYNQMP_CONSOLE}))
111
112BL31_SOURCES		+=	drivers/arm/cci/cci.c				\
113				lib/cpus/aarch64/aem_generic.S			\
114				lib/cpus/aarch64/cortex_a53.S			\
115				plat/common/plat_psci_common.c			\
116				common/fdt_fixup.c				\
117				${LIBFDT_SRCS}					\
118				plat/xilinx/common/ipi_mailbox_service/ipi_mailbox_svc.c \
119				plat/xilinx/common/pm_service/pm_ipi.c		\
120				plat/xilinx/common/plat_startup.c		\
121				plat/xilinx/zynqmp/bl31_zynqmp_setup.c		\
122				plat/xilinx/zynqmp/plat_psci.c			\
123				plat/xilinx/zynqmp/plat_zynqmp.c		\
124				plat/xilinx/zynqmp/plat_topology.c		\
125				plat/xilinx/zynqmp/sip_svc_setup.c		\
126				plat/xilinx/zynqmp/pm_service/pm_svc_main.c	\
127				plat/xilinx/zynqmp/pm_service/pm_api_sys.c	\
128				plat/xilinx/zynqmp/pm_service/pm_api_pinctrl.c	\
129				plat/xilinx/zynqmp/pm_service/pm_api_ioctl.c	\
130				plat/xilinx/zynqmp/pm_service/pm_api_clock.c	\
131				plat/xilinx/zynqmp/pm_service/pm_client.c
132
133ifeq (${SDEI_SUPPORT},1)
134BL31_SOURCES		+=	plat/xilinx/zynqmp/zynqmp_ehf.c			\
135				plat/xilinx/zynqmp/zynqmp_sdei.c
136endif
137
138BL31_CPPFLAGS		+=	-fno-jump-tables
139TF_CFLAGS_aarch64	+=	-mbranch-protection=none
140
141ifneq (${RESET_TO_BL31},1)
142  $(error "Using BL31 as the reset vector is only one option supported on ZynqMP. Please set RESET_TO_BL31 to 1.")
143endif
144