1c8284409SSoren Brinkmann /* 2b35b5567SRavi Patel * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved. 3c8284409SSoren Brinkmann * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5c8284409SSoren Brinkmann */ 6c8284409SSoren Brinkmann 7c8284409SSoren Brinkmann #include <assert.h> 8ee1ebbd1SIsla Mitchell #include <errno.h> 909d40e0eSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1109d40e0eSAntonio Nino Diaz #include <common/debug.h> 1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h> 1309d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 1409d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h> 15bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 1609d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1709d40e0eSAntonio Nino Diaz 18bd9344f6SAntonio Nino Diaz #include <plat_private.h> 19c8284409SSoren Brinkmann #include "pm_api_sys.h" 20c8284409SSoren Brinkmann #include "pm_client.h" 21c8284409SSoren Brinkmann 22610eeac8SVenkatesh Yadav Abbarapu static uintptr_t zynqmp_sec_entry; 23c8284409SSoren Brinkmann 24610eeac8SVenkatesh Yadav Abbarapu static void zynqmp_cpu_standby(plat_local_state_t cpu_state) 25c8284409SSoren Brinkmann { 26c8284409SSoren Brinkmann VERBOSE("%s: cpu_state: 0x%x\n", __func__, cpu_state); 27c8284409SSoren Brinkmann 28c8284409SSoren Brinkmann dsb(); 29c8284409SSoren Brinkmann wfi(); 30c8284409SSoren Brinkmann } 31c8284409SSoren Brinkmann 32ffa91031SVenkatesh Yadav Abbarapu static int32_t zynqmp_pwr_domain_on(u_register_t mpidr) 33c8284409SSoren Brinkmann { 34ffa91031SVenkatesh Yadav Abbarapu uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr); 35c8284409SSoren Brinkmann const struct pm_proc *proc; 36b35b5567SRavi Patel uint32_t buff[3]; 37b35b5567SRavi Patel enum pm_ret_status ret; 38c8284409SSoren Brinkmann 39c8284409SSoren Brinkmann VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr); 40c8284409SSoren Brinkmann 41eb0d2b17SVenkatesh Yadav Abbarapu if (cpu_id == -1) { 42c8284409SSoren Brinkmann return PSCI_E_INTERN_FAIL; 43eb0d2b17SVenkatesh Yadav Abbarapu } 44c8284409SSoren Brinkmann proc = pm_get_proc(cpu_id); 45b35b5567SRavi Patel 46b35b5567SRavi Patel /* Check the APU proc status before wakeup */ 47b35b5567SRavi Patel ret = pm_get_node_status(proc->node_id, buff); 48b35b5567SRavi Patel if ((ret != PM_RET_SUCCESS) || (buff[0] == PM_PROC_STATE_SUSPENDING)) { 49b35b5567SRavi Patel return PSCI_E_INTERN_FAIL; 50b35b5567SRavi Patel } 51b35b5567SRavi Patel 529feba2e7SFilip Drazic /* Clear power down request */ 539feba2e7SFilip Drazic pm_client_wakeup(proc); 54c8284409SSoren Brinkmann 55c8284409SSoren Brinkmann /* Send request to PMU to wake up selected APU CPU core */ 56e3f0391eSSoren Brinkmann pm_req_wakeup(proc->node_id, 1, zynqmp_sec_entry, REQ_ACK_BLOCKING); 57c8284409SSoren Brinkmann 58c8284409SSoren Brinkmann return PSCI_E_SUCCESS; 59c8284409SSoren Brinkmann } 60c8284409SSoren Brinkmann 61c8284409SSoren Brinkmann static void zynqmp_pwr_domain_off(const psci_power_state_t *target_state) 62c8284409SSoren Brinkmann { 63ffa91031SVenkatesh Yadav Abbarapu uint32_t cpu_id = plat_my_core_pos(); 64c8284409SSoren Brinkmann const struct pm_proc *proc = pm_get_proc(cpu_id); 65c8284409SSoren Brinkmann 66eb0d2b17SVenkatesh Yadav Abbarapu for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) { 67c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 68c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 69eb0d2b17SVenkatesh Yadav Abbarapu } 70c8284409SSoren Brinkmann 71c8284409SSoren Brinkmann /* Prevent interrupts from spuriously waking up this cpu */ 72c8284409SSoren Brinkmann gicv2_cpuif_disable(); 73c8284409SSoren Brinkmann 74c8284409SSoren Brinkmann /* 75c8284409SSoren Brinkmann * Send request to PMU to power down the appropriate APU CPU 76c8284409SSoren Brinkmann * core. 77c8284409SSoren Brinkmann * According to PSCI specification, CPU_off function does not 78c8284409SSoren Brinkmann * have resume address and CPU core can only be woken up 79c8284409SSoren Brinkmann * invoking CPU_on function, during which resume address will 80c8284409SSoren Brinkmann * be set. 81c8284409SSoren Brinkmann */ 8295fd990fSFilip Drazic pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_IDLE, 0); 83c8284409SSoren Brinkmann } 84c8284409SSoren Brinkmann 85c8284409SSoren Brinkmann static void zynqmp_pwr_domain_suspend(const psci_power_state_t *target_state) 86c8284409SSoren Brinkmann { 87ffa91031SVenkatesh Yadav Abbarapu uint32_t state; 88ffa91031SVenkatesh Yadav Abbarapu uint32_t cpu_id = plat_my_core_pos(); 89c8284409SSoren Brinkmann const struct pm_proc *proc = pm_get_proc(cpu_id); 90c8284409SSoren Brinkmann 91c8284409SSoren Brinkmann for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) 92c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 93c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 94c8284409SSoren Brinkmann 9595fd990fSFilip Drazic state = target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE ? 9695fd990fSFilip Drazic PM_STATE_SUSPEND_TO_RAM : PM_STATE_CPU_IDLE; 9795fd990fSFilip Drazic 98c8284409SSoren Brinkmann /* Send request to PMU to suspend this core */ 9995fd990fSFilip Drazic pm_self_suspend(proc->node_id, MAX_LATENCY, state, zynqmp_sec_entry); 100c8284409SSoren Brinkmann 101c8284409SSoren Brinkmann /* APU is to be turned off */ 102c8284409SSoren Brinkmann if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) { 103c8284409SSoren Brinkmann /* disable coherency */ 104c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 105c8284409SSoren Brinkmann } 106c8284409SSoren Brinkmann } 107c8284409SSoren Brinkmann 108c8284409SSoren Brinkmann static void zynqmp_pwr_domain_on_finish(const psci_power_state_t *target_state) 109c8284409SSoren Brinkmann { 110eb0d2b17SVenkatesh Yadav Abbarapu for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) { 111c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 112c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 113eb0d2b17SVenkatesh Yadav Abbarapu } 114256d133aSSiva Durga Prasad Paladugu plat_arm_gic_pcpu_init(); 115c8284409SSoren Brinkmann gicv2_cpuif_enable(); 116c8284409SSoren Brinkmann } 117c8284409SSoren Brinkmann 118c8284409SSoren Brinkmann static void zynqmp_pwr_domain_suspend_finish(const psci_power_state_t *target_state) 119c8284409SSoren Brinkmann { 120ffa91031SVenkatesh Yadav Abbarapu uint32_t cpu_id = plat_my_core_pos(); 121c8284409SSoren Brinkmann const struct pm_proc *proc = pm_get_proc(cpu_id); 122c8284409SSoren Brinkmann 123eb0d2b17SVenkatesh Yadav Abbarapu for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) { 124c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 125c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 126eb0d2b17SVenkatesh Yadav Abbarapu } 127c8284409SSoren Brinkmann 128c8284409SSoren Brinkmann /* Clear the APU power control register for this cpu */ 129c8284409SSoren Brinkmann pm_client_wakeup(proc); 130c8284409SSoren Brinkmann 131c8284409SSoren Brinkmann /* enable coherency */ 132c8284409SSoren Brinkmann plat_arm_interconnect_enter_coherency(); 1334fe0f4beSSoren Brinkmann /* APU was turned off */ 1344fe0f4beSSoren Brinkmann if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) { 1354fe0f4beSSoren Brinkmann plat_arm_gic_init(); 1364fe0f4beSSoren Brinkmann } else { 1374fe0f4beSSoren Brinkmann gicv2_cpuif_enable(); 1384fe0f4beSSoren Brinkmann gicv2_pcpu_distif_init(); 1394fe0f4beSSoren Brinkmann } 140c8284409SSoren Brinkmann } 141c8284409SSoren Brinkmann 142c8284409SSoren Brinkmann /******************************************************************************* 143c8284409SSoren Brinkmann * ZynqMP handlers to shutdown/reboot the system 144c8284409SSoren Brinkmann ******************************************************************************/ 145c8284409SSoren Brinkmann 146c8284409SSoren Brinkmann static void __dead2 zynqmp_system_off(void) 147c8284409SSoren Brinkmann { 148c8284409SSoren Brinkmann /* disable coherency */ 149c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 150c8284409SSoren Brinkmann 151c8284409SSoren Brinkmann /* Send the power down request to the PMU */ 15283531703SSoren Brinkmann pm_system_shutdown(PMF_SHUTDOWN_TYPE_SHUTDOWN, 15361ef376aSSiva Durga Prasad Paladugu pm_get_shutdown_scope()); 154c8284409SSoren Brinkmann 155eb0d2b17SVenkatesh Yadav Abbarapu while (1) { 156c8284409SSoren Brinkmann wfi(); 157c8284409SSoren Brinkmann } 158eb0d2b17SVenkatesh Yadav Abbarapu } 159c8284409SSoren Brinkmann 160c8284409SSoren Brinkmann static void __dead2 zynqmp_system_reset(void) 161c8284409SSoren Brinkmann { 162c8284409SSoren Brinkmann /* disable coherency */ 163c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 164c8284409SSoren Brinkmann 165c8284409SSoren Brinkmann /* Send the system reset request to the PMU */ 16683531703SSoren Brinkmann pm_system_shutdown(PMF_SHUTDOWN_TYPE_RESET, 16761ef376aSSiva Durga Prasad Paladugu pm_get_shutdown_scope()); 168c8284409SSoren Brinkmann 169eb0d2b17SVenkatesh Yadav Abbarapu while (1) { 170c8284409SSoren Brinkmann wfi(); 171c8284409SSoren Brinkmann } 172eb0d2b17SVenkatesh Yadav Abbarapu } 173c8284409SSoren Brinkmann 174ffa91031SVenkatesh Yadav Abbarapu static int32_t zynqmp_validate_power_state(uint32_t power_state, 175c8284409SSoren Brinkmann psci_power_state_t *req_state) 176c8284409SSoren Brinkmann { 177c8284409SSoren Brinkmann VERBOSE("%s: power_state: 0x%x\n", __func__, power_state); 178c8284409SSoren Brinkmann 179*bfd7c881SVenkatesh Yadav Abbarapu uint32_t pstate = psci_get_pstate_type(power_state); 180eccc7cdeSStefan Krsmanovic 181eccc7cdeSStefan Krsmanovic assert(req_state); 182eccc7cdeSStefan Krsmanovic 183eccc7cdeSStefan Krsmanovic /* Sanity check the requested state */ 184eb0d2b17SVenkatesh Yadav Abbarapu if (pstate == PSTATE_TYPE_STANDBY) { 185eccc7cdeSStefan Krsmanovic req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE; 186eb0d2b17SVenkatesh Yadav Abbarapu } else { 187eccc7cdeSStefan Krsmanovic req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE; 188eb0d2b17SVenkatesh Yadav Abbarapu } 189eccc7cdeSStefan Krsmanovic /* We expect the 'state id' to be zero */ 190eb0d2b17SVenkatesh Yadav Abbarapu if (psci_get_pstate_id(power_state)) { 191eccc7cdeSStefan Krsmanovic return PSCI_E_INVALID_PARAMS; 192eb0d2b17SVenkatesh Yadav Abbarapu } 193eccc7cdeSStefan Krsmanovic 194c8284409SSoren Brinkmann return PSCI_E_SUCCESS; 195c8284409SSoren Brinkmann } 196c8284409SSoren Brinkmann 197610eeac8SVenkatesh Yadav Abbarapu static void zynqmp_get_sys_suspend_power_state(psci_power_state_t *req_state) 198c8284409SSoren Brinkmann { 199c8284409SSoren Brinkmann req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE; 200c8284409SSoren Brinkmann req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE; 201c8284409SSoren Brinkmann } 202c8284409SSoren Brinkmann 203c8284409SSoren Brinkmann /******************************************************************************* 204c8284409SSoren Brinkmann * Export the platform handlers to enable psci to invoke them 205c8284409SSoren Brinkmann ******************************************************************************/ 206c8284409SSoren Brinkmann static const struct plat_psci_ops zynqmp_psci_ops = { 207c8284409SSoren Brinkmann .cpu_standby = zynqmp_cpu_standby, 208c8284409SSoren Brinkmann .pwr_domain_on = zynqmp_pwr_domain_on, 209c8284409SSoren Brinkmann .pwr_domain_off = zynqmp_pwr_domain_off, 210c8284409SSoren Brinkmann .pwr_domain_suspend = zynqmp_pwr_domain_suspend, 211c8284409SSoren Brinkmann .pwr_domain_on_finish = zynqmp_pwr_domain_on_finish, 212c8284409SSoren Brinkmann .pwr_domain_suspend_finish = zynqmp_pwr_domain_suspend_finish, 213c8284409SSoren Brinkmann .system_off = zynqmp_system_off, 214c8284409SSoren Brinkmann .system_reset = zynqmp_system_reset, 215c8284409SSoren Brinkmann .validate_power_state = zynqmp_validate_power_state, 216c8284409SSoren Brinkmann .get_sys_suspend_power_state = zynqmp_get_sys_suspend_power_state, 217c8284409SSoren Brinkmann }; 218c8284409SSoren Brinkmann 219c8284409SSoren Brinkmann /******************************************************************************* 220c8284409SSoren Brinkmann * Export the platform specific power ops. 221c8284409SSoren Brinkmann ******************************************************************************/ 222c8284409SSoren Brinkmann int plat_setup_psci_ops(uintptr_t sec_entrypoint, 223c8284409SSoren Brinkmann const struct plat_psci_ops **psci_ops) 224c8284409SSoren Brinkmann { 225c8284409SSoren Brinkmann zynqmp_sec_entry = sec_entrypoint; 226c8284409SSoren Brinkmann 227c8284409SSoren Brinkmann *psci_ops = &zynqmp_psci_ops; 228c8284409SSoren Brinkmann 229c8284409SSoren Brinkmann return 0; 230c8284409SSoren Brinkmann } 231