xref: /rk3399_ARM-atf/plat/xilinx/zynqmp/plat_psci.c (revision 95fd990fe601af26b3d4e0aa34aa2d2aad70de30)
1c8284409SSoren Brinkmann /*
2c8284409SSoren Brinkmann  * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
3c8284409SSoren Brinkmann  *
4c8284409SSoren Brinkmann  * Redistribution and use in source and binary forms, with or without
5c8284409SSoren Brinkmann  * modification, are permitted provided that the following conditions are met:
6c8284409SSoren Brinkmann  *
7c8284409SSoren Brinkmann  * Redistributions of source code must retain the above copyright notice, this
8c8284409SSoren Brinkmann  * list of conditions and the following disclaimer.
9c8284409SSoren Brinkmann  *
10c8284409SSoren Brinkmann  * Redistributions in binary form must reproduce the above copyright notice,
11c8284409SSoren Brinkmann  * this list of conditions and the following disclaimer in the documentation
12c8284409SSoren Brinkmann  * and/or other materials provided with the distribution.
13c8284409SSoren Brinkmann  *
14c8284409SSoren Brinkmann  * Neither the name of ARM nor the names of its contributors may be used
15c8284409SSoren Brinkmann  * to endorse or promote products derived from this software without specific
16c8284409SSoren Brinkmann  * prior written permission.
17c8284409SSoren Brinkmann  *
18c8284409SSoren Brinkmann  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19c8284409SSoren Brinkmann  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20c8284409SSoren Brinkmann  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21c8284409SSoren Brinkmann  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22c8284409SSoren Brinkmann  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23c8284409SSoren Brinkmann  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24c8284409SSoren Brinkmann  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25c8284409SSoren Brinkmann  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26c8284409SSoren Brinkmann  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27c8284409SSoren Brinkmann  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28c8284409SSoren Brinkmann  * POSSIBILITY OF SUCH DAMAGE.
29c8284409SSoren Brinkmann  */
30c8284409SSoren Brinkmann 
31c8284409SSoren Brinkmann #include <arch_helpers.h>
32c8284409SSoren Brinkmann #include <errno.h>
33c8284409SSoren Brinkmann #include <assert.h>
34c8284409SSoren Brinkmann #include <debug.h>
35c8284409SSoren Brinkmann #include <gicv2.h>
36c8284409SSoren Brinkmann #include <mmio.h>
37c8284409SSoren Brinkmann #include <plat_arm.h>
38c8284409SSoren Brinkmann #include <platform.h>
39c8284409SSoren Brinkmann #include <psci.h>
40c8284409SSoren Brinkmann #include "pm_api_sys.h"
41c8284409SSoren Brinkmann #include "pm_client.h"
42c8284409SSoren Brinkmann #include "zynqmp_private.h"
43c8284409SSoren Brinkmann 
44c8284409SSoren Brinkmann uintptr_t zynqmp_sec_entry;
45c8284409SSoren Brinkmann 
46c8284409SSoren Brinkmann void zynqmp_cpu_standby(plat_local_state_t cpu_state)
47c8284409SSoren Brinkmann {
48c8284409SSoren Brinkmann 	VERBOSE("%s: cpu_state: 0x%x\n", __func__, cpu_state);
49c8284409SSoren Brinkmann 
50c8284409SSoren Brinkmann 	dsb();
51c8284409SSoren Brinkmann 	wfi();
52c8284409SSoren Brinkmann }
53c8284409SSoren Brinkmann 
54c8284409SSoren Brinkmann static int zynqmp_nopmu_pwr_domain_on(u_register_t mpidr)
55c8284409SSoren Brinkmann {
56c8284409SSoren Brinkmann 	uint32_t r;
57c8284409SSoren Brinkmann 	unsigned int cpu_id = plat_core_pos_by_mpidr(mpidr);
58c8284409SSoren Brinkmann 
59c8284409SSoren Brinkmann 	VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr);
60c8284409SSoren Brinkmann 
61c8284409SSoren Brinkmann 	if (cpu_id == -1)
62c8284409SSoren Brinkmann 		return PSCI_E_INTERN_FAIL;
63c8284409SSoren Brinkmann 
64c8284409SSoren Brinkmann 	/* program RVBAR */
65c8284409SSoren Brinkmann 	mmio_write_32(APU_RVBAR_L_0 + (cpu_id << 3), zynqmp_sec_entry);
66c8284409SSoren Brinkmann 	mmio_write_32(APU_RVBAR_H_0 + (cpu_id << 3), zynqmp_sec_entry >> 32);
67c8284409SSoren Brinkmann 
68c8284409SSoren Brinkmann 	/* clear VINITHI */
69c8284409SSoren Brinkmann 	r = mmio_read_32(APU_CONFIG_0);
70c8284409SSoren Brinkmann 	r &= ~(1 << APU_CONFIG_0_VINITHI_SHIFT << cpu_id);
71c8284409SSoren Brinkmann 	mmio_write_32(APU_CONFIG_0, r);
72c8284409SSoren Brinkmann 
73c8284409SSoren Brinkmann 	/* clear power down request */
74c8284409SSoren Brinkmann 	r = mmio_read_32(APU_PWRCTL);
75c8284409SSoren Brinkmann 	r &= ~(1 << cpu_id);
76c8284409SSoren Brinkmann 	mmio_write_32(APU_PWRCTL, r);
77c8284409SSoren Brinkmann 
78c8284409SSoren Brinkmann 	/* power up island */
79c8284409SSoren Brinkmann 	mmio_write_32(PMU_GLOBAL_REQ_PWRUP_EN, 1 << cpu_id);
80c8284409SSoren Brinkmann 	mmio_write_32(PMU_GLOBAL_REQ_PWRUP_TRIG, 1 << cpu_id);
81c8284409SSoren Brinkmann 	/* FIXME: we should have a way to break out */
82c8284409SSoren Brinkmann 	while (mmio_read_32(PMU_GLOBAL_REQ_PWRUP_STATUS) & (1 << cpu_id))
83c8284409SSoren Brinkmann 		;
84c8284409SSoren Brinkmann 
85c8284409SSoren Brinkmann 	/* release core reset */
86c8284409SSoren Brinkmann 	r = mmio_read_32(CRF_APB_RST_FPD_APU);
87c8284409SSoren Brinkmann 	r &= ~((CRF_APB_RST_FPD_APU_ACPU_PWRON_RESET |
88c8284409SSoren Brinkmann 			CRF_APB_RST_FPD_APU_ACPU_RESET) << cpu_id);
89c8284409SSoren Brinkmann 	mmio_write_32(CRF_APB_RST_FPD_APU, r);
90c8284409SSoren Brinkmann 
91c8284409SSoren Brinkmann 	return PSCI_E_SUCCESS;
92c8284409SSoren Brinkmann }
93c8284409SSoren Brinkmann 
94c8284409SSoren Brinkmann static int zynqmp_pwr_domain_on(u_register_t mpidr)
95c8284409SSoren Brinkmann {
96c8284409SSoren Brinkmann 	unsigned int cpu_id = plat_core_pos_by_mpidr(mpidr);
97c8284409SSoren Brinkmann 	const struct pm_proc *proc;
98c8284409SSoren Brinkmann 
99c8284409SSoren Brinkmann 	VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr);
100c8284409SSoren Brinkmann 
101c8284409SSoren Brinkmann 	if (cpu_id == -1)
102c8284409SSoren Brinkmann 		return PSCI_E_INTERN_FAIL;
103c8284409SSoren Brinkmann 
104c8284409SSoren Brinkmann 	proc = pm_get_proc(cpu_id);
105c8284409SSoren Brinkmann 
106c8284409SSoren Brinkmann 	/* Send request to PMU to wake up selected APU CPU core */
107e3f0391eSSoren Brinkmann 	pm_req_wakeup(proc->node_id, 1, zynqmp_sec_entry, REQ_ACK_BLOCKING);
108c8284409SSoren Brinkmann 
109c8284409SSoren Brinkmann 	return PSCI_E_SUCCESS;
110c8284409SSoren Brinkmann }
111c8284409SSoren Brinkmann 
112c8284409SSoren Brinkmann static void zynqmp_nopmu_pwr_domain_off(const psci_power_state_t *target_state)
113c8284409SSoren Brinkmann {
114c8284409SSoren Brinkmann 	uint32_t r;
115c8284409SSoren Brinkmann 	unsigned int cpu_id = plat_my_core_pos();
116c8284409SSoren Brinkmann 
117c8284409SSoren Brinkmann 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
118c8284409SSoren Brinkmann 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
119c8284409SSoren Brinkmann 			__func__, i, target_state->pwr_domain_state[i]);
120c8284409SSoren Brinkmann 
121c8284409SSoren Brinkmann 	/* Prevent interrupts from spuriously waking up this cpu */
122c8284409SSoren Brinkmann 	gicv2_cpuif_disable();
123c8284409SSoren Brinkmann 
124c8284409SSoren Brinkmann 	/* set power down request */
125c8284409SSoren Brinkmann 	r = mmio_read_32(APU_PWRCTL);
126c8284409SSoren Brinkmann 	r |= (1 << cpu_id);
127c8284409SSoren Brinkmann 	mmio_write_32(APU_PWRCTL, r);
128c8284409SSoren Brinkmann }
129c8284409SSoren Brinkmann 
130c8284409SSoren Brinkmann static void zynqmp_pwr_domain_off(const psci_power_state_t *target_state)
131c8284409SSoren Brinkmann {
132c8284409SSoren Brinkmann 	unsigned int cpu_id = plat_my_core_pos();
133c8284409SSoren Brinkmann 	const struct pm_proc *proc = pm_get_proc(cpu_id);
134c8284409SSoren Brinkmann 
135c8284409SSoren Brinkmann 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
136c8284409SSoren Brinkmann 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
137c8284409SSoren Brinkmann 			__func__, i, target_state->pwr_domain_state[i]);
138c8284409SSoren Brinkmann 
139c8284409SSoren Brinkmann 	/* Prevent interrupts from spuriously waking up this cpu */
140c8284409SSoren Brinkmann 	gicv2_cpuif_disable();
141c8284409SSoren Brinkmann 
142c8284409SSoren Brinkmann 	/*
143c8284409SSoren Brinkmann 	 * Send request to PMU to power down the appropriate APU CPU
144c8284409SSoren Brinkmann 	 * core.
145c8284409SSoren Brinkmann 	 * According to PSCI specification, CPU_off function does not
146c8284409SSoren Brinkmann 	 * have resume address and CPU core can only be woken up
147c8284409SSoren Brinkmann 	 * invoking CPU_on function, during which resume address will
148c8284409SSoren Brinkmann 	 * be set.
149c8284409SSoren Brinkmann 	 */
150*95fd990fSFilip Drazic 	pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_IDLE, 0);
151c8284409SSoren Brinkmann }
152c8284409SSoren Brinkmann 
153c8284409SSoren Brinkmann static void zynqmp_nopmu_pwr_domain_suspend(const psci_power_state_t *target_state)
154c8284409SSoren Brinkmann {
155c8284409SSoren Brinkmann 	uint32_t r;
156c8284409SSoren Brinkmann 	unsigned int cpu_id = plat_my_core_pos();
157c8284409SSoren Brinkmann 
158c8284409SSoren Brinkmann 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
159c8284409SSoren Brinkmann 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
160c8284409SSoren Brinkmann 			__func__, i, target_state->pwr_domain_state[i]);
161c8284409SSoren Brinkmann 
162c8284409SSoren Brinkmann 	/* set power down request */
163c8284409SSoren Brinkmann 	r = mmio_read_32(APU_PWRCTL);
164c8284409SSoren Brinkmann 	r |= (1 << cpu_id);
165c8284409SSoren Brinkmann 	mmio_write_32(APU_PWRCTL, r);
166c8284409SSoren Brinkmann 
167c8284409SSoren Brinkmann 	/* program RVBAR */
168c8284409SSoren Brinkmann 	mmio_write_32(APU_RVBAR_L_0 + (cpu_id << 3), zynqmp_sec_entry);
169c8284409SSoren Brinkmann 	mmio_write_32(APU_RVBAR_H_0 + (cpu_id << 3), zynqmp_sec_entry >> 32);
170c8284409SSoren Brinkmann 
171c8284409SSoren Brinkmann 	/* clear VINITHI */
172c8284409SSoren Brinkmann 	r = mmio_read_32(APU_CONFIG_0);
173c8284409SSoren Brinkmann 	r &= ~(1 << APU_CONFIG_0_VINITHI_SHIFT << cpu_id);
174c8284409SSoren Brinkmann 	mmio_write_32(APU_CONFIG_0, r);
175c8284409SSoren Brinkmann 
176c8284409SSoren Brinkmann 	/* enable power up on IRQ */
177c8284409SSoren Brinkmann 	mmio_write_32(PMU_GLOBAL_REQ_PWRUP_EN, 1 << cpu_id);
178c8284409SSoren Brinkmann }
179c8284409SSoren Brinkmann 
180c8284409SSoren Brinkmann static void zynqmp_pwr_domain_suspend(const psci_power_state_t *target_state)
181c8284409SSoren Brinkmann {
182*95fd990fSFilip Drazic 	unsigned int state;
183c8284409SSoren Brinkmann 	unsigned int cpu_id = plat_my_core_pos();
184c8284409SSoren Brinkmann 	const struct pm_proc *proc = pm_get_proc(cpu_id);
185c8284409SSoren Brinkmann 
186c8284409SSoren Brinkmann 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
187c8284409SSoren Brinkmann 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
188c8284409SSoren Brinkmann 			__func__, i, target_state->pwr_domain_state[i]);
189c8284409SSoren Brinkmann 
190*95fd990fSFilip Drazic 	state = target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE ?
191*95fd990fSFilip Drazic 		PM_STATE_SUSPEND_TO_RAM : PM_STATE_CPU_IDLE;
192*95fd990fSFilip Drazic 
193c8284409SSoren Brinkmann 	/* Send request to PMU to suspend this core */
194*95fd990fSFilip Drazic 	pm_self_suspend(proc->node_id, MAX_LATENCY, state, zynqmp_sec_entry);
195c8284409SSoren Brinkmann 
196c8284409SSoren Brinkmann 	/* APU is to be turned off */
197c8284409SSoren Brinkmann 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
198c8284409SSoren Brinkmann 		/* disable coherency */
199c8284409SSoren Brinkmann 		plat_arm_interconnect_exit_coherency();
200c8284409SSoren Brinkmann 	}
201c8284409SSoren Brinkmann }
202c8284409SSoren Brinkmann 
203c8284409SSoren Brinkmann static void zynqmp_pwr_domain_on_finish(const psci_power_state_t *target_state)
204c8284409SSoren Brinkmann {
205c8284409SSoren Brinkmann 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
206c8284409SSoren Brinkmann 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
207c8284409SSoren Brinkmann 			__func__, i, target_state->pwr_domain_state[i]);
208c8284409SSoren Brinkmann 
209c8284409SSoren Brinkmann 	gicv2_cpuif_enable();
210c8284409SSoren Brinkmann 	gicv2_pcpu_distif_init();
211c8284409SSoren Brinkmann }
212c8284409SSoren Brinkmann 
213c8284409SSoren Brinkmann static void zynqmp_nopmu_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
214c8284409SSoren Brinkmann {
215c8284409SSoren Brinkmann 	uint32_t r;
216c8284409SSoren Brinkmann 	unsigned int cpu_id = plat_my_core_pos();
217c8284409SSoren Brinkmann 
218c8284409SSoren Brinkmann 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
219c8284409SSoren Brinkmann 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
220c8284409SSoren Brinkmann 			__func__, i, target_state->pwr_domain_state[i]);
221c8284409SSoren Brinkmann 
222c8284409SSoren Brinkmann 	/* disable power up on IRQ */
223c8284409SSoren Brinkmann 	mmio_write_32(PMU_GLOBAL_REQ_PWRUP_DIS, 1 << cpu_id);
224c8284409SSoren Brinkmann 
225c8284409SSoren Brinkmann 	/* clear powerdown bit */
226c8284409SSoren Brinkmann 	r = mmio_read_32(APU_PWRCTL);
227c8284409SSoren Brinkmann 	r &= ~(1 << cpu_id);
228c8284409SSoren Brinkmann 	mmio_write_32(APU_PWRCTL, r);
229c8284409SSoren Brinkmann }
230c8284409SSoren Brinkmann 
231c8284409SSoren Brinkmann static void zynqmp_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
232c8284409SSoren Brinkmann {
233c8284409SSoren Brinkmann 	unsigned int cpu_id = plat_my_core_pos();
234c8284409SSoren Brinkmann 	const struct pm_proc *proc = pm_get_proc(cpu_id);
235c8284409SSoren Brinkmann 
236c8284409SSoren Brinkmann 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
237c8284409SSoren Brinkmann 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
238c8284409SSoren Brinkmann 			__func__, i, target_state->pwr_domain_state[i]);
239c8284409SSoren Brinkmann 
240c8284409SSoren Brinkmann 	/* Clear the APU power control register for this cpu */
241c8284409SSoren Brinkmann 	pm_client_wakeup(proc);
242c8284409SSoren Brinkmann 
243c8284409SSoren Brinkmann 	/* enable coherency */
244c8284409SSoren Brinkmann 	plat_arm_interconnect_enter_coherency();
245c8284409SSoren Brinkmann }
246c8284409SSoren Brinkmann 
247c8284409SSoren Brinkmann /*******************************************************************************
248c8284409SSoren Brinkmann  * ZynqMP handlers to shutdown/reboot the system
249c8284409SSoren Brinkmann  ******************************************************************************/
250c8284409SSoren Brinkmann static void __dead2 zynqmp_nopmu_system_off(void)
251c8284409SSoren Brinkmann {
252c8284409SSoren Brinkmann 	ERROR("ZynqMP System Off: operation not handled.\n");
253c8284409SSoren Brinkmann 
254c8284409SSoren Brinkmann 	/* disable coherency */
255c8284409SSoren Brinkmann 	plat_arm_interconnect_exit_coherency();
256c8284409SSoren Brinkmann 
257c8284409SSoren Brinkmann 	panic();
258c8284409SSoren Brinkmann }
259c8284409SSoren Brinkmann 
260c8284409SSoren Brinkmann static void __dead2 zynqmp_system_off(void)
261c8284409SSoren Brinkmann {
262c8284409SSoren Brinkmann 	/* disable coherency */
263c8284409SSoren Brinkmann 	plat_arm_interconnect_exit_coherency();
264c8284409SSoren Brinkmann 
265c8284409SSoren Brinkmann 	/* Send the power down request to the PMU */
266c8284409SSoren Brinkmann 	pm_system_shutdown(0);
267c8284409SSoren Brinkmann 
268c8284409SSoren Brinkmann 	while (1)
269c8284409SSoren Brinkmann 		wfi();
270c8284409SSoren Brinkmann }
271c8284409SSoren Brinkmann 
272c8284409SSoren Brinkmann static void __dead2 zynqmp_nopmu_system_reset(void)
273c8284409SSoren Brinkmann {
274c8284409SSoren Brinkmann 	/*
275c8284409SSoren Brinkmann 	 * This currently triggers a system reset. I.e. the whole
276c8284409SSoren Brinkmann 	 * system will be reset! Including RPUs, PMU, PL, etc.
277c8284409SSoren Brinkmann 	 */
278c8284409SSoren Brinkmann 
279c8284409SSoren Brinkmann 	/* disable coherency */
280c8284409SSoren Brinkmann 	plat_arm_interconnect_exit_coherency();
281c8284409SSoren Brinkmann 
282c8284409SSoren Brinkmann 	/* bypass RPLL (needed on 1.0 silicon) */
283c8284409SSoren Brinkmann 	uint32_t reg = mmio_read_32(CRL_APB_RPLL_CTRL);
284c8284409SSoren Brinkmann 	reg |= CRL_APB_RPLL_CTRL_BYPASS;
285c8284409SSoren Brinkmann 	mmio_write_32(CRL_APB_RPLL_CTRL, reg);
286c8284409SSoren Brinkmann 
287c8284409SSoren Brinkmann 	/* trigger system reset */
288c8284409SSoren Brinkmann 	mmio_write_32(CRL_APB_RESET_CTRL, CRL_APB_RESET_CTRL_SOFT_RESET);
289c8284409SSoren Brinkmann 
290c8284409SSoren Brinkmann 	while (1)
291c8284409SSoren Brinkmann 		wfi();
292c8284409SSoren Brinkmann }
293c8284409SSoren Brinkmann 
294c8284409SSoren Brinkmann static void __dead2 zynqmp_system_reset(void)
295c8284409SSoren Brinkmann {
296c8284409SSoren Brinkmann 	/* disable coherency */
297c8284409SSoren Brinkmann 	plat_arm_interconnect_exit_coherency();
298c8284409SSoren Brinkmann 
299c8284409SSoren Brinkmann 	/* Send the system reset request to the PMU */
300c8284409SSoren Brinkmann 	pm_system_shutdown(1);
301c8284409SSoren Brinkmann 
302c8284409SSoren Brinkmann 	while (1)
303c8284409SSoren Brinkmann 		wfi();
304c8284409SSoren Brinkmann }
305c8284409SSoren Brinkmann 
306c8284409SSoren Brinkmann int zynqmp_validate_power_state(unsigned int power_state,
307c8284409SSoren Brinkmann 				psci_power_state_t *req_state)
308c8284409SSoren Brinkmann {
309c8284409SSoren Brinkmann 	VERBOSE("%s: power_state: 0x%x\n", __func__, power_state);
310c8284409SSoren Brinkmann 
311eccc7cdeSStefan Krsmanovic 	int pstate = psci_get_pstate_type(power_state);
312eccc7cdeSStefan Krsmanovic 
313eccc7cdeSStefan Krsmanovic 	assert(req_state);
314eccc7cdeSStefan Krsmanovic 
315eccc7cdeSStefan Krsmanovic 	/* Sanity check the requested state */
316eccc7cdeSStefan Krsmanovic 	if (pstate == PSTATE_TYPE_STANDBY)
317eccc7cdeSStefan Krsmanovic 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE;
318eccc7cdeSStefan Krsmanovic 	else
319eccc7cdeSStefan Krsmanovic 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE;
320eccc7cdeSStefan Krsmanovic 
321eccc7cdeSStefan Krsmanovic 	/* We expect the 'state id' to be zero */
322eccc7cdeSStefan Krsmanovic 	if (psci_get_pstate_id(power_state))
323eccc7cdeSStefan Krsmanovic 		return PSCI_E_INVALID_PARAMS;
324eccc7cdeSStefan Krsmanovic 
325c8284409SSoren Brinkmann 	return PSCI_E_SUCCESS;
326c8284409SSoren Brinkmann }
327c8284409SSoren Brinkmann 
328c8284409SSoren Brinkmann int zynqmp_validate_ns_entrypoint(unsigned long ns_entrypoint)
329c8284409SSoren Brinkmann {
330c8284409SSoren Brinkmann 	VERBOSE("%s: ns_entrypoint: 0x%lx\n", __func__, ns_entrypoint);
331c8284409SSoren Brinkmann 
332c8284409SSoren Brinkmann 	/* FIXME: Actually validate */
333c8284409SSoren Brinkmann 	return PSCI_E_SUCCESS;
334c8284409SSoren Brinkmann }
335c8284409SSoren Brinkmann 
336c8284409SSoren Brinkmann void zynqmp_get_sys_suspend_power_state(psci_power_state_t *req_state)
337c8284409SSoren Brinkmann {
338c8284409SSoren Brinkmann 	req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE;
339c8284409SSoren Brinkmann 	req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE;
340c8284409SSoren Brinkmann }
341c8284409SSoren Brinkmann 
342c8284409SSoren Brinkmann /*******************************************************************************
343c8284409SSoren Brinkmann  * Export the platform handlers to enable psci to invoke them
344c8284409SSoren Brinkmann  ******************************************************************************/
345c8284409SSoren Brinkmann static const struct plat_psci_ops zynqmp_psci_ops = {
346c8284409SSoren Brinkmann 	.cpu_standby			= zynqmp_cpu_standby,
347c8284409SSoren Brinkmann 	.pwr_domain_on			= zynqmp_pwr_domain_on,
348c8284409SSoren Brinkmann 	.pwr_domain_off			= zynqmp_pwr_domain_off,
349c8284409SSoren Brinkmann 	.pwr_domain_suspend		= zynqmp_pwr_domain_suspend,
350c8284409SSoren Brinkmann 	.pwr_domain_on_finish		= zynqmp_pwr_domain_on_finish,
351c8284409SSoren Brinkmann 	.pwr_domain_suspend_finish	= zynqmp_pwr_domain_suspend_finish,
352c8284409SSoren Brinkmann 	.system_off			= zynqmp_system_off,
353c8284409SSoren Brinkmann 	.system_reset			= zynqmp_system_reset,
354c8284409SSoren Brinkmann 	.validate_power_state		= zynqmp_validate_power_state,
355c8284409SSoren Brinkmann 	.validate_ns_entrypoint		= zynqmp_validate_ns_entrypoint,
356c8284409SSoren Brinkmann 	.get_sys_suspend_power_state	= zynqmp_get_sys_suspend_power_state,
357c8284409SSoren Brinkmann };
358c8284409SSoren Brinkmann 
359c8284409SSoren Brinkmann static const struct plat_psci_ops zynqmp_nopmu_psci_ops = {
360c8284409SSoren Brinkmann 	.cpu_standby			= zynqmp_cpu_standby,
361c8284409SSoren Brinkmann 	.pwr_domain_on			= zynqmp_nopmu_pwr_domain_on,
362c8284409SSoren Brinkmann 	.pwr_domain_off			= zynqmp_nopmu_pwr_domain_off,
363c8284409SSoren Brinkmann 	.pwr_domain_suspend		= zynqmp_nopmu_pwr_domain_suspend,
364c8284409SSoren Brinkmann 	.pwr_domain_on_finish		= zynqmp_pwr_domain_on_finish,
365c8284409SSoren Brinkmann 	.pwr_domain_suspend_finish	= zynqmp_nopmu_pwr_domain_suspend_finish,
366c8284409SSoren Brinkmann 	.system_off			= zynqmp_nopmu_system_off,
367c8284409SSoren Brinkmann 	.system_reset			= zynqmp_nopmu_system_reset,
368c8284409SSoren Brinkmann 	.validate_power_state		= zynqmp_validate_power_state,
369c8284409SSoren Brinkmann 	.validate_ns_entrypoint		= zynqmp_validate_ns_entrypoint,
370c8284409SSoren Brinkmann 	.get_sys_suspend_power_state	= zynqmp_get_sys_suspend_power_state,
371c8284409SSoren Brinkmann };
372c8284409SSoren Brinkmann 
373c8284409SSoren Brinkmann /*******************************************************************************
374c8284409SSoren Brinkmann  * Export the platform specific power ops.
375c8284409SSoren Brinkmann  ******************************************************************************/
376c8284409SSoren Brinkmann int plat_setup_psci_ops(uintptr_t sec_entrypoint,
377c8284409SSoren Brinkmann 			const struct plat_psci_ops **psci_ops)
378c8284409SSoren Brinkmann {
379c8284409SSoren Brinkmann 	zynqmp_sec_entry = sec_entrypoint;
380c8284409SSoren Brinkmann 
381c8284409SSoren Brinkmann 	if (zynqmp_is_pmu_up())
382c8284409SSoren Brinkmann 		*psci_ops = &zynqmp_psci_ops;
383c8284409SSoren Brinkmann 	else
384c8284409SSoren Brinkmann 		*psci_ops = &zynqmp_nopmu_psci_ops;
385c8284409SSoren Brinkmann 
386c8284409SSoren Brinkmann 	return 0;
387c8284409SSoren Brinkmann }
388