1c8284409SSoren Brinkmann /* 2c8284409SSoren Brinkmann * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. 3c8284409SSoren Brinkmann * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5c8284409SSoren Brinkmann */ 6c8284409SSoren Brinkmann 7c8284409SSoren Brinkmann #include <arch_helpers.h> 8c8284409SSoren Brinkmann #include <assert.h> 9c8284409SSoren Brinkmann #include <debug.h> 10ee1ebbd1SIsla Mitchell #include <errno.h> 11c8284409SSoren Brinkmann #include <gicv2.h> 12c8284409SSoren Brinkmann #include <mmio.h> 13c8284409SSoren Brinkmann #include <plat_arm.h> 14c8284409SSoren Brinkmann #include <platform.h> 15c8284409SSoren Brinkmann #include <psci.h> 16c8284409SSoren Brinkmann #include "pm_api_sys.h" 17c8284409SSoren Brinkmann #include "pm_client.h" 18c8284409SSoren Brinkmann #include "zynqmp_private.h" 19c8284409SSoren Brinkmann 20c8284409SSoren Brinkmann uintptr_t zynqmp_sec_entry; 21c8284409SSoren Brinkmann 22c8284409SSoren Brinkmann void zynqmp_cpu_standby(plat_local_state_t cpu_state) 23c8284409SSoren Brinkmann { 24c8284409SSoren Brinkmann VERBOSE("%s: cpu_state: 0x%x\n", __func__, cpu_state); 25c8284409SSoren Brinkmann 26c8284409SSoren Brinkmann dsb(); 27c8284409SSoren Brinkmann wfi(); 28c8284409SSoren Brinkmann } 29c8284409SSoren Brinkmann 30c8284409SSoren Brinkmann static int zynqmp_nopmu_pwr_domain_on(u_register_t mpidr) 31c8284409SSoren Brinkmann { 32c8284409SSoren Brinkmann uint32_t r; 33c8284409SSoren Brinkmann unsigned int cpu_id = plat_core_pos_by_mpidr(mpidr); 34c8284409SSoren Brinkmann 35c8284409SSoren Brinkmann VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr); 36c8284409SSoren Brinkmann 37c8284409SSoren Brinkmann if (cpu_id == -1) 38c8284409SSoren Brinkmann return PSCI_E_INTERN_FAIL; 39c8284409SSoren Brinkmann 40c8284409SSoren Brinkmann /* program RVBAR */ 41c8284409SSoren Brinkmann mmio_write_32(APU_RVBAR_L_0 + (cpu_id << 3), zynqmp_sec_entry); 42c8284409SSoren Brinkmann mmio_write_32(APU_RVBAR_H_0 + (cpu_id << 3), zynqmp_sec_entry >> 32); 43c8284409SSoren Brinkmann 44c8284409SSoren Brinkmann /* clear VINITHI */ 45c8284409SSoren Brinkmann r = mmio_read_32(APU_CONFIG_0); 46c8284409SSoren Brinkmann r &= ~(1 << APU_CONFIG_0_VINITHI_SHIFT << cpu_id); 47c8284409SSoren Brinkmann mmio_write_32(APU_CONFIG_0, r); 48c8284409SSoren Brinkmann 49c8284409SSoren Brinkmann /* clear power down request */ 50c8284409SSoren Brinkmann r = mmio_read_32(APU_PWRCTL); 51c8284409SSoren Brinkmann r &= ~(1 << cpu_id); 52c8284409SSoren Brinkmann mmio_write_32(APU_PWRCTL, r); 53c8284409SSoren Brinkmann 54c8284409SSoren Brinkmann /* power up island */ 55c8284409SSoren Brinkmann mmio_write_32(PMU_GLOBAL_REQ_PWRUP_EN, 1 << cpu_id); 56c8284409SSoren Brinkmann mmio_write_32(PMU_GLOBAL_REQ_PWRUP_TRIG, 1 << cpu_id); 57c8284409SSoren Brinkmann /* FIXME: we should have a way to break out */ 58c8284409SSoren Brinkmann while (mmio_read_32(PMU_GLOBAL_REQ_PWRUP_STATUS) & (1 << cpu_id)) 59c8284409SSoren Brinkmann ; 60c8284409SSoren Brinkmann 61c8284409SSoren Brinkmann /* release core reset */ 62c8284409SSoren Brinkmann r = mmio_read_32(CRF_APB_RST_FPD_APU); 63c8284409SSoren Brinkmann r &= ~((CRF_APB_RST_FPD_APU_ACPU_PWRON_RESET | 64c8284409SSoren Brinkmann CRF_APB_RST_FPD_APU_ACPU_RESET) << cpu_id); 65c8284409SSoren Brinkmann mmio_write_32(CRF_APB_RST_FPD_APU, r); 66c8284409SSoren Brinkmann 67c8284409SSoren Brinkmann return PSCI_E_SUCCESS; 68c8284409SSoren Brinkmann } 69c8284409SSoren Brinkmann 70c8284409SSoren Brinkmann static int zynqmp_pwr_domain_on(u_register_t mpidr) 71c8284409SSoren Brinkmann { 72c8284409SSoren Brinkmann unsigned int cpu_id = plat_core_pos_by_mpidr(mpidr); 73c8284409SSoren Brinkmann const struct pm_proc *proc; 74c8284409SSoren Brinkmann 75c8284409SSoren Brinkmann VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr); 76c8284409SSoren Brinkmann 77c8284409SSoren Brinkmann if (cpu_id == -1) 78c8284409SSoren Brinkmann return PSCI_E_INTERN_FAIL; 79c8284409SSoren Brinkmann 80c8284409SSoren Brinkmann proc = pm_get_proc(cpu_id); 819feba2e7SFilip Drazic /* Clear power down request */ 829feba2e7SFilip Drazic pm_client_wakeup(proc); 83c8284409SSoren Brinkmann 84c8284409SSoren Brinkmann /* Send request to PMU to wake up selected APU CPU core */ 85e3f0391eSSoren Brinkmann pm_req_wakeup(proc->node_id, 1, zynqmp_sec_entry, REQ_ACK_BLOCKING); 86c8284409SSoren Brinkmann 87c8284409SSoren Brinkmann return PSCI_E_SUCCESS; 88c8284409SSoren Brinkmann } 89c8284409SSoren Brinkmann 90c8284409SSoren Brinkmann static void zynqmp_nopmu_pwr_domain_off(const psci_power_state_t *target_state) 91c8284409SSoren Brinkmann { 92c8284409SSoren Brinkmann uint32_t r; 93c8284409SSoren Brinkmann unsigned int cpu_id = plat_my_core_pos(); 94c8284409SSoren Brinkmann 95c8284409SSoren Brinkmann for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) 96c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 97c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 98c8284409SSoren Brinkmann 99c8284409SSoren Brinkmann /* Prevent interrupts from spuriously waking up this cpu */ 100c8284409SSoren Brinkmann gicv2_cpuif_disable(); 101c8284409SSoren Brinkmann 102c8284409SSoren Brinkmann /* set power down request */ 103c8284409SSoren Brinkmann r = mmio_read_32(APU_PWRCTL); 104c8284409SSoren Brinkmann r |= (1 << cpu_id); 105c8284409SSoren Brinkmann mmio_write_32(APU_PWRCTL, r); 106c8284409SSoren Brinkmann } 107c8284409SSoren Brinkmann 108c8284409SSoren Brinkmann static void zynqmp_pwr_domain_off(const psci_power_state_t *target_state) 109c8284409SSoren Brinkmann { 110c8284409SSoren Brinkmann unsigned int cpu_id = plat_my_core_pos(); 111c8284409SSoren Brinkmann const struct pm_proc *proc = pm_get_proc(cpu_id); 112c8284409SSoren Brinkmann 113c8284409SSoren Brinkmann for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) 114c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 115c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 116c8284409SSoren Brinkmann 117c8284409SSoren Brinkmann /* Prevent interrupts from spuriously waking up this cpu */ 118c8284409SSoren Brinkmann gicv2_cpuif_disable(); 119c8284409SSoren Brinkmann 120c8284409SSoren Brinkmann /* 121c8284409SSoren Brinkmann * Send request to PMU to power down the appropriate APU CPU 122c8284409SSoren Brinkmann * core. 123c8284409SSoren Brinkmann * According to PSCI specification, CPU_off function does not 124c8284409SSoren Brinkmann * have resume address and CPU core can only be woken up 125c8284409SSoren Brinkmann * invoking CPU_on function, during which resume address will 126c8284409SSoren Brinkmann * be set. 127c8284409SSoren Brinkmann */ 12895fd990fSFilip Drazic pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_IDLE, 0); 129c8284409SSoren Brinkmann } 130c8284409SSoren Brinkmann 131c8284409SSoren Brinkmann static void zynqmp_nopmu_pwr_domain_suspend(const psci_power_state_t *target_state) 132c8284409SSoren Brinkmann { 133c8284409SSoren Brinkmann uint32_t r; 134c8284409SSoren Brinkmann unsigned int cpu_id = plat_my_core_pos(); 135c8284409SSoren Brinkmann 136c8284409SSoren Brinkmann for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) 137c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 138c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 139c8284409SSoren Brinkmann 140c8284409SSoren Brinkmann /* set power down request */ 141c8284409SSoren Brinkmann r = mmio_read_32(APU_PWRCTL); 142c8284409SSoren Brinkmann r |= (1 << cpu_id); 143c8284409SSoren Brinkmann mmio_write_32(APU_PWRCTL, r); 144c8284409SSoren Brinkmann 145c8284409SSoren Brinkmann /* program RVBAR */ 146c8284409SSoren Brinkmann mmio_write_32(APU_RVBAR_L_0 + (cpu_id << 3), zynqmp_sec_entry); 147c8284409SSoren Brinkmann mmio_write_32(APU_RVBAR_H_0 + (cpu_id << 3), zynqmp_sec_entry >> 32); 148c8284409SSoren Brinkmann 149c8284409SSoren Brinkmann /* clear VINITHI */ 150c8284409SSoren Brinkmann r = mmio_read_32(APU_CONFIG_0); 151c8284409SSoren Brinkmann r &= ~(1 << APU_CONFIG_0_VINITHI_SHIFT << cpu_id); 152c8284409SSoren Brinkmann mmio_write_32(APU_CONFIG_0, r); 153c8284409SSoren Brinkmann 154c8284409SSoren Brinkmann /* enable power up on IRQ */ 155c8284409SSoren Brinkmann mmio_write_32(PMU_GLOBAL_REQ_PWRUP_EN, 1 << cpu_id); 156c8284409SSoren Brinkmann } 157c8284409SSoren Brinkmann 158c8284409SSoren Brinkmann static void zynqmp_pwr_domain_suspend(const psci_power_state_t *target_state) 159c8284409SSoren Brinkmann { 16095fd990fSFilip Drazic unsigned int state; 161c8284409SSoren Brinkmann unsigned int cpu_id = plat_my_core_pos(); 162c8284409SSoren Brinkmann const struct pm_proc *proc = pm_get_proc(cpu_id); 163c8284409SSoren Brinkmann 164c8284409SSoren Brinkmann for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) 165c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 166c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 167c8284409SSoren Brinkmann 16895fd990fSFilip Drazic state = target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE ? 16995fd990fSFilip Drazic PM_STATE_SUSPEND_TO_RAM : PM_STATE_CPU_IDLE; 17095fd990fSFilip Drazic 171c8284409SSoren Brinkmann /* Send request to PMU to suspend this core */ 17295fd990fSFilip Drazic pm_self_suspend(proc->node_id, MAX_LATENCY, state, zynqmp_sec_entry); 173c8284409SSoren Brinkmann 174c8284409SSoren Brinkmann /* APU is to be turned off */ 175c8284409SSoren Brinkmann if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) { 176c8284409SSoren Brinkmann /* disable coherency */ 177c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 178c8284409SSoren Brinkmann } 179c8284409SSoren Brinkmann } 180c8284409SSoren Brinkmann 181c8284409SSoren Brinkmann static void zynqmp_pwr_domain_on_finish(const psci_power_state_t *target_state) 182c8284409SSoren Brinkmann { 183c8284409SSoren Brinkmann for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) 184c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 185c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 186c8284409SSoren Brinkmann 187c8284409SSoren Brinkmann gicv2_cpuif_enable(); 188c8284409SSoren Brinkmann gicv2_pcpu_distif_init(); 189c8284409SSoren Brinkmann } 190c8284409SSoren Brinkmann 191c8284409SSoren Brinkmann static void zynqmp_nopmu_pwr_domain_suspend_finish(const psci_power_state_t *target_state) 192c8284409SSoren Brinkmann { 193c8284409SSoren Brinkmann uint32_t r; 194c8284409SSoren Brinkmann unsigned int cpu_id = plat_my_core_pos(); 195c8284409SSoren Brinkmann 196c8284409SSoren Brinkmann for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) 197c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 198c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 199c8284409SSoren Brinkmann 200c8284409SSoren Brinkmann /* disable power up on IRQ */ 201c8284409SSoren Brinkmann mmio_write_32(PMU_GLOBAL_REQ_PWRUP_DIS, 1 << cpu_id); 202c8284409SSoren Brinkmann 203c8284409SSoren Brinkmann /* clear powerdown bit */ 204c8284409SSoren Brinkmann r = mmio_read_32(APU_PWRCTL); 205c8284409SSoren Brinkmann r &= ~(1 << cpu_id); 206c8284409SSoren Brinkmann mmio_write_32(APU_PWRCTL, r); 207c8284409SSoren Brinkmann } 208c8284409SSoren Brinkmann 209c8284409SSoren Brinkmann static void zynqmp_pwr_domain_suspend_finish(const psci_power_state_t *target_state) 210c8284409SSoren Brinkmann { 211c8284409SSoren Brinkmann unsigned int cpu_id = plat_my_core_pos(); 212c8284409SSoren Brinkmann const struct pm_proc *proc = pm_get_proc(cpu_id); 213c8284409SSoren Brinkmann 214c8284409SSoren Brinkmann for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) 215c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 216c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 217c8284409SSoren Brinkmann 218c8284409SSoren Brinkmann /* Clear the APU power control register for this cpu */ 219c8284409SSoren Brinkmann pm_client_wakeup(proc); 220c8284409SSoren Brinkmann 221c8284409SSoren Brinkmann /* enable coherency */ 222c8284409SSoren Brinkmann plat_arm_interconnect_enter_coherency(); 2234fe0f4beSSoren Brinkmann /* APU was turned off */ 2244fe0f4beSSoren Brinkmann if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) { 2254fe0f4beSSoren Brinkmann plat_arm_gic_init(); 2264fe0f4beSSoren Brinkmann } else { 2274fe0f4beSSoren Brinkmann gicv2_cpuif_enable(); 2284fe0f4beSSoren Brinkmann gicv2_pcpu_distif_init(); 2294fe0f4beSSoren Brinkmann } 230c8284409SSoren Brinkmann } 231c8284409SSoren Brinkmann 232c8284409SSoren Brinkmann /******************************************************************************* 233c8284409SSoren Brinkmann * ZynqMP handlers to shutdown/reboot the system 234c8284409SSoren Brinkmann ******************************************************************************/ 235c8284409SSoren Brinkmann static void __dead2 zynqmp_nopmu_system_off(void) 236c8284409SSoren Brinkmann { 237c8284409SSoren Brinkmann ERROR("ZynqMP System Off: operation not handled.\n"); 238c8284409SSoren Brinkmann 239c8284409SSoren Brinkmann /* disable coherency */ 240c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 241c8284409SSoren Brinkmann 242c8284409SSoren Brinkmann panic(); 243c8284409SSoren Brinkmann } 244c8284409SSoren Brinkmann 245c8284409SSoren Brinkmann static void __dead2 zynqmp_system_off(void) 246c8284409SSoren Brinkmann { 247c8284409SSoren Brinkmann /* disable coherency */ 248c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 249c8284409SSoren Brinkmann 250c8284409SSoren Brinkmann /* Send the power down request to the PMU */ 25183531703SSoren Brinkmann pm_system_shutdown(PMF_SHUTDOWN_TYPE_SHUTDOWN, 252*61ef376aSSiva Durga Prasad Paladugu pm_get_shutdown_scope()); 253c8284409SSoren Brinkmann 254c8284409SSoren Brinkmann while (1) 255c8284409SSoren Brinkmann wfi(); 256c8284409SSoren Brinkmann } 257c8284409SSoren Brinkmann 258c8284409SSoren Brinkmann static void __dead2 zynqmp_nopmu_system_reset(void) 259c8284409SSoren Brinkmann { 260c8284409SSoren Brinkmann /* 261c8284409SSoren Brinkmann * This currently triggers a system reset. I.e. the whole 262c8284409SSoren Brinkmann * system will be reset! Including RPUs, PMU, PL, etc. 263c8284409SSoren Brinkmann */ 264c8284409SSoren Brinkmann 265c8284409SSoren Brinkmann /* disable coherency */ 266c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 267c8284409SSoren Brinkmann 268c8284409SSoren Brinkmann /* bypass RPLL (needed on 1.0 silicon) */ 269c8284409SSoren Brinkmann uint32_t reg = mmio_read_32(CRL_APB_RPLL_CTRL); 270c8284409SSoren Brinkmann reg |= CRL_APB_RPLL_CTRL_BYPASS; 271c8284409SSoren Brinkmann mmio_write_32(CRL_APB_RPLL_CTRL, reg); 272c8284409SSoren Brinkmann 273c8284409SSoren Brinkmann /* trigger system reset */ 274c8284409SSoren Brinkmann mmio_write_32(CRL_APB_RESET_CTRL, CRL_APB_RESET_CTRL_SOFT_RESET); 275c8284409SSoren Brinkmann 276c8284409SSoren Brinkmann while (1) 277c8284409SSoren Brinkmann wfi(); 278c8284409SSoren Brinkmann } 279c8284409SSoren Brinkmann 280c8284409SSoren Brinkmann static void __dead2 zynqmp_system_reset(void) 281c8284409SSoren Brinkmann { 282c8284409SSoren Brinkmann /* disable coherency */ 283c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 284c8284409SSoren Brinkmann 285c8284409SSoren Brinkmann /* Send the system reset request to the PMU */ 28683531703SSoren Brinkmann pm_system_shutdown(PMF_SHUTDOWN_TYPE_RESET, 287*61ef376aSSiva Durga Prasad Paladugu pm_get_shutdown_scope()); 288c8284409SSoren Brinkmann 289c8284409SSoren Brinkmann while (1) 290c8284409SSoren Brinkmann wfi(); 291c8284409SSoren Brinkmann } 292c8284409SSoren Brinkmann 293c8284409SSoren Brinkmann int zynqmp_validate_power_state(unsigned int power_state, 294c8284409SSoren Brinkmann psci_power_state_t *req_state) 295c8284409SSoren Brinkmann { 296c8284409SSoren Brinkmann VERBOSE("%s: power_state: 0x%x\n", __func__, power_state); 297c8284409SSoren Brinkmann 298eccc7cdeSStefan Krsmanovic int pstate = psci_get_pstate_type(power_state); 299eccc7cdeSStefan Krsmanovic 300eccc7cdeSStefan Krsmanovic assert(req_state); 301eccc7cdeSStefan Krsmanovic 302eccc7cdeSStefan Krsmanovic /* Sanity check the requested state */ 303eccc7cdeSStefan Krsmanovic if (pstate == PSTATE_TYPE_STANDBY) 304eccc7cdeSStefan Krsmanovic req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE; 305eccc7cdeSStefan Krsmanovic else 306eccc7cdeSStefan Krsmanovic req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE; 307eccc7cdeSStefan Krsmanovic 308eccc7cdeSStefan Krsmanovic /* We expect the 'state id' to be zero */ 309eccc7cdeSStefan Krsmanovic if (psci_get_pstate_id(power_state)) 310eccc7cdeSStefan Krsmanovic return PSCI_E_INVALID_PARAMS; 311eccc7cdeSStefan Krsmanovic 312c8284409SSoren Brinkmann return PSCI_E_SUCCESS; 313c8284409SSoren Brinkmann } 314c8284409SSoren Brinkmann 315c8284409SSoren Brinkmann int zynqmp_validate_ns_entrypoint(unsigned long ns_entrypoint) 316c8284409SSoren Brinkmann { 317c8284409SSoren Brinkmann VERBOSE("%s: ns_entrypoint: 0x%lx\n", __func__, ns_entrypoint); 318c8284409SSoren Brinkmann 319c8284409SSoren Brinkmann /* FIXME: Actually validate */ 320c8284409SSoren Brinkmann return PSCI_E_SUCCESS; 321c8284409SSoren Brinkmann } 322c8284409SSoren Brinkmann 323c8284409SSoren Brinkmann void zynqmp_get_sys_suspend_power_state(psci_power_state_t *req_state) 324c8284409SSoren Brinkmann { 325c8284409SSoren Brinkmann req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE; 326c8284409SSoren Brinkmann req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE; 327c8284409SSoren Brinkmann } 328c8284409SSoren Brinkmann 329c8284409SSoren Brinkmann /******************************************************************************* 330c8284409SSoren Brinkmann * Export the platform handlers to enable psci to invoke them 331c8284409SSoren Brinkmann ******************************************************************************/ 332c8284409SSoren Brinkmann static const struct plat_psci_ops zynqmp_psci_ops = { 333c8284409SSoren Brinkmann .cpu_standby = zynqmp_cpu_standby, 334c8284409SSoren Brinkmann .pwr_domain_on = zynqmp_pwr_domain_on, 335c8284409SSoren Brinkmann .pwr_domain_off = zynqmp_pwr_domain_off, 336c8284409SSoren Brinkmann .pwr_domain_suspend = zynqmp_pwr_domain_suspend, 337c8284409SSoren Brinkmann .pwr_domain_on_finish = zynqmp_pwr_domain_on_finish, 338c8284409SSoren Brinkmann .pwr_domain_suspend_finish = zynqmp_pwr_domain_suspend_finish, 339c8284409SSoren Brinkmann .system_off = zynqmp_system_off, 340c8284409SSoren Brinkmann .system_reset = zynqmp_system_reset, 341c8284409SSoren Brinkmann .validate_power_state = zynqmp_validate_power_state, 342c8284409SSoren Brinkmann .validate_ns_entrypoint = zynqmp_validate_ns_entrypoint, 343c8284409SSoren Brinkmann .get_sys_suspend_power_state = zynqmp_get_sys_suspend_power_state, 344c8284409SSoren Brinkmann }; 345c8284409SSoren Brinkmann 346c8284409SSoren Brinkmann static const struct plat_psci_ops zynqmp_nopmu_psci_ops = { 347c8284409SSoren Brinkmann .cpu_standby = zynqmp_cpu_standby, 348c8284409SSoren Brinkmann .pwr_domain_on = zynqmp_nopmu_pwr_domain_on, 349c8284409SSoren Brinkmann .pwr_domain_off = zynqmp_nopmu_pwr_domain_off, 350c8284409SSoren Brinkmann .pwr_domain_suspend = zynqmp_nopmu_pwr_domain_suspend, 351c8284409SSoren Brinkmann .pwr_domain_on_finish = zynqmp_pwr_domain_on_finish, 352c8284409SSoren Brinkmann .pwr_domain_suspend_finish = zynqmp_nopmu_pwr_domain_suspend_finish, 353c8284409SSoren Brinkmann .system_off = zynqmp_nopmu_system_off, 354c8284409SSoren Brinkmann .system_reset = zynqmp_nopmu_system_reset, 355c8284409SSoren Brinkmann .validate_power_state = zynqmp_validate_power_state, 356c8284409SSoren Brinkmann .validate_ns_entrypoint = zynqmp_validate_ns_entrypoint, 357c8284409SSoren Brinkmann .get_sys_suspend_power_state = zynqmp_get_sys_suspend_power_state, 358c8284409SSoren Brinkmann }; 359c8284409SSoren Brinkmann 360c8284409SSoren Brinkmann /******************************************************************************* 361c8284409SSoren Brinkmann * Export the platform specific power ops. 362c8284409SSoren Brinkmann ******************************************************************************/ 363c8284409SSoren Brinkmann int plat_setup_psci_ops(uintptr_t sec_entrypoint, 364c8284409SSoren Brinkmann const struct plat_psci_ops **psci_ops) 365c8284409SSoren Brinkmann { 366c8284409SSoren Brinkmann zynqmp_sec_entry = sec_entrypoint; 367c8284409SSoren Brinkmann 368c8284409SSoren Brinkmann if (zynqmp_is_pmu_up()) 369c8284409SSoren Brinkmann *psci_ops = &zynqmp_psci_ops; 370c8284409SSoren Brinkmann else 371c8284409SSoren Brinkmann *psci_ops = &zynqmp_nopmu_psci_ops; 372c8284409SSoren Brinkmann 373c8284409SSoren Brinkmann return 0; 374c8284409SSoren Brinkmann } 375