1c8284409SSoren Brinkmann /* 2619bc13eSMichal Simek * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved. 3652c1ab1SMichal Simek * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved. 4c8284409SSoren Brinkmann * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6c8284409SSoren Brinkmann */ 7c8284409SSoren Brinkmann 8c8284409SSoren Brinkmann #include <assert.h> 9ee1ebbd1SIsla Mitchell #include <errno.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/debug.h> 1309d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h> 1409d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 1509d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h> 16bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 1709d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1809d40e0eSAntonio Nino Diaz 19bd9344f6SAntonio Nino Diaz #include <plat_private.h> 20c8284409SSoren Brinkmann #include "pm_client.h" 21a92681d9SJay Buddhabhatti #include "zynqmp_pm_api_sys.h" 22c8284409SSoren Brinkmann 23610eeac8SVenkatesh Yadav Abbarapu static uintptr_t zynqmp_sec_entry; 24c8284409SSoren Brinkmann 25610eeac8SVenkatesh Yadav Abbarapu static void zynqmp_cpu_standby(plat_local_state_t cpu_state) 26c8284409SSoren Brinkmann { 27c8284409SSoren Brinkmann VERBOSE("%s: cpu_state: 0x%x\n", __func__, cpu_state); 28c8284409SSoren Brinkmann 29c8284409SSoren Brinkmann dsb(); 30c8284409SSoren Brinkmann wfi(); 31c8284409SSoren Brinkmann } 32c8284409SSoren Brinkmann 33ffa91031SVenkatesh Yadav Abbarapu static int32_t zynqmp_pwr_domain_on(u_register_t mpidr) 34c8284409SSoren Brinkmann { 35895e8029SMaheedhar Bollapalli int32_t cpu_id = plat_core_pos_by_mpidr(mpidr); 36c8284409SSoren Brinkmann const struct pm_proc *proc; 37b35b5567SRavi Patel uint32_t buff[3]; 38b35b5567SRavi Patel enum pm_ret_status ret; 39*3f6d4794SMaheedhar Bollapalli int32_t result = PSCI_E_INTERN_FAIL; 40c8284409SSoren Brinkmann 41c8284409SSoren Brinkmann VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr); 42c8284409SSoren Brinkmann 43eb0d2b17SVenkatesh Yadav Abbarapu if (cpu_id == -1) { 44*3f6d4794SMaheedhar Bollapalli goto exit_label; 45eb0d2b17SVenkatesh Yadav Abbarapu } 46652c1ab1SMichal Simek 47c8284409SSoren Brinkmann proc = pm_get_proc(cpu_id); 48655e62aaSRonak Jain if (proc == NULL) { 49*3f6d4794SMaheedhar Bollapalli goto exit_label; 50652c1ab1SMichal Simek } 51b35b5567SRavi Patel 52b35b5567SRavi Patel /* Check the APU proc status before wakeup */ 53b35b5567SRavi Patel ret = pm_get_node_status(proc->node_id, buff); 54b35b5567SRavi Patel if ((ret != PM_RET_SUCCESS) || (buff[0] == PM_PROC_STATE_SUSPENDING)) { 55*3f6d4794SMaheedhar Bollapalli goto exit_label; 56b35b5567SRavi Patel } 57b35b5567SRavi Patel 589feba2e7SFilip Drazic /* Clear power down request */ 599feba2e7SFilip Drazic pm_client_wakeup(proc); 60c8284409SSoren Brinkmann 61c8284409SSoren Brinkmann /* Send request to PMU to wake up selected APU CPU core */ 62355ccf89SMaheedhar Bollapalli (void)pm_req_wakeup(proc->node_id, 1, zynqmp_sec_entry, REQ_ACK_BLOCKING); 63c8284409SSoren Brinkmann 64*3f6d4794SMaheedhar Bollapalli result = PSCI_E_SUCCESS; 65*3f6d4794SMaheedhar Bollapalli 66*3f6d4794SMaheedhar Bollapalli exit_label: 67*3f6d4794SMaheedhar Bollapalli return result; 68c8284409SSoren Brinkmann } 69c8284409SSoren Brinkmann 70c8284409SSoren Brinkmann static void zynqmp_pwr_domain_off(const psci_power_state_t *target_state) 71c8284409SSoren Brinkmann { 72ffa91031SVenkatesh Yadav Abbarapu uint32_t cpu_id = plat_my_core_pos(); 73c8284409SSoren Brinkmann const struct pm_proc *proc = pm_get_proc(cpu_id); 74c8284409SSoren Brinkmann 75655e62aaSRonak Jain if (proc == NULL) { 76652c1ab1SMichal Simek return; 77652c1ab1SMichal Simek } 78652c1ab1SMichal Simek 79eb0d2b17SVenkatesh Yadav Abbarapu for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) { 80c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 81c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 82eb0d2b17SVenkatesh Yadav Abbarapu } 83c8284409SSoren Brinkmann 84c8284409SSoren Brinkmann /* Prevent interrupts from spuriously waking up this cpu */ 85c8284409SSoren Brinkmann gicv2_cpuif_disable(); 86c8284409SSoren Brinkmann 87c8284409SSoren Brinkmann /* 88c8284409SSoren Brinkmann * Send request to PMU to power down the appropriate APU CPU 89c8284409SSoren Brinkmann * core. 90c8284409SSoren Brinkmann * According to PSCI specification, CPU_off function does not 91c8284409SSoren Brinkmann * have resume address and CPU core can only be woken up 92c8284409SSoren Brinkmann * invoking CPU_on function, during which resume address will 93c8284409SSoren Brinkmann * be set. 94c8284409SSoren Brinkmann */ 95355ccf89SMaheedhar Bollapalli (void)pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_IDLE, 0); 96c8284409SSoren Brinkmann } 97c8284409SSoren Brinkmann 98c8284409SSoren Brinkmann static void zynqmp_pwr_domain_suspend(const psci_power_state_t *target_state) 99c8284409SSoren Brinkmann { 100ffa91031SVenkatesh Yadav Abbarapu uint32_t state; 101ffa91031SVenkatesh Yadav Abbarapu uint32_t cpu_id = plat_my_core_pos(); 102c8284409SSoren Brinkmann const struct pm_proc *proc = pm_get_proc(cpu_id); 103c8284409SSoren Brinkmann 104655e62aaSRonak Jain if (proc == NULL) { 105652c1ab1SMichal Simek return; 106652c1ab1SMichal Simek } 107652c1ab1SMichal Simek 108e4a0c44fSNithin G for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) { 109c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 110c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 111e4a0c44fSNithin G } 112c8284409SSoren Brinkmann 1135b542313SMaheedhar Bollapalli state = (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) ? 11495fd990fSFilip Drazic PM_STATE_SUSPEND_TO_RAM : PM_STATE_CPU_IDLE; 11595fd990fSFilip Drazic 116c8284409SSoren Brinkmann /* Send request to PMU to suspend this core */ 117355ccf89SMaheedhar Bollapalli (void)pm_self_suspend(proc->node_id, MAX_LATENCY, state, zynqmp_sec_entry); 118c8284409SSoren Brinkmann 119c8284409SSoren Brinkmann /* APU is to be turned off */ 120c8284409SSoren Brinkmann if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) { 121c8284409SSoren Brinkmann /* disable coherency */ 122c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 123c8284409SSoren Brinkmann } 124c8284409SSoren Brinkmann } 125c8284409SSoren Brinkmann 126c8284409SSoren Brinkmann static void zynqmp_pwr_domain_on_finish(const psci_power_state_t *target_state) 127c8284409SSoren Brinkmann { 128eb0d2b17SVenkatesh Yadav Abbarapu for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) { 129c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 130c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 131eb0d2b17SVenkatesh Yadav Abbarapu } 132256d133aSSiva Durga Prasad Paladugu plat_arm_gic_pcpu_init(); 133c8284409SSoren Brinkmann gicv2_cpuif_enable(); 134c8284409SSoren Brinkmann } 135c8284409SSoren Brinkmann 136c8284409SSoren Brinkmann static void zynqmp_pwr_domain_suspend_finish(const psci_power_state_t *target_state) 137c8284409SSoren Brinkmann { 138ffa91031SVenkatesh Yadav Abbarapu uint32_t cpu_id = plat_my_core_pos(); 139c8284409SSoren Brinkmann const struct pm_proc *proc = pm_get_proc(cpu_id); 140c8284409SSoren Brinkmann 141655e62aaSRonak Jain if (proc == NULL) { 142652c1ab1SMichal Simek return; 143652c1ab1SMichal Simek } 144652c1ab1SMichal Simek 145eb0d2b17SVenkatesh Yadav Abbarapu for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) { 146c8284409SSoren Brinkmann VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n", 147c8284409SSoren Brinkmann __func__, i, target_state->pwr_domain_state[i]); 148eb0d2b17SVenkatesh Yadav Abbarapu } 149c8284409SSoren Brinkmann 150c8284409SSoren Brinkmann /* Clear the APU power control register for this cpu */ 151c8284409SSoren Brinkmann pm_client_wakeup(proc); 152c8284409SSoren Brinkmann 153c8284409SSoren Brinkmann /* enable coherency */ 154c8284409SSoren Brinkmann plat_arm_interconnect_enter_coherency(); 1554fe0f4beSSoren Brinkmann /* APU was turned off */ 1564fe0f4beSSoren Brinkmann if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) { 1574fe0f4beSSoren Brinkmann plat_arm_gic_init(); 1584fe0f4beSSoren Brinkmann } else { 1594fe0f4beSSoren Brinkmann gicv2_cpuif_enable(); 1604fe0f4beSSoren Brinkmann gicv2_pcpu_distif_init(); 1614fe0f4beSSoren Brinkmann } 162c8284409SSoren Brinkmann } 163c8284409SSoren Brinkmann 164c8284409SSoren Brinkmann /******************************************************************************* 165c8284409SSoren Brinkmann * ZynqMP handlers to shutdown/reboot the system 166c8284409SSoren Brinkmann ******************************************************************************/ 167c8284409SSoren Brinkmann 168c8284409SSoren Brinkmann static void __dead2 zynqmp_system_off(void) 169c8284409SSoren Brinkmann { 170c8284409SSoren Brinkmann /* disable coherency */ 171c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 172c8284409SSoren Brinkmann 173c8284409SSoren Brinkmann /* Send the power down request to the PMU */ 174355ccf89SMaheedhar Bollapalli (void)pm_system_shutdown((uint32_t)PMF_SHUTDOWN_TYPE_SHUTDOWN, 17561ef376aSSiva Durga Prasad Paladugu pm_get_shutdown_scope()); 176c8284409SSoren Brinkmann 177a42e6e44SMaheedhar Bollapalli while (true) { 178c8284409SSoren Brinkmann wfi(); 179c8284409SSoren Brinkmann } 180eb0d2b17SVenkatesh Yadav Abbarapu } 181c8284409SSoren Brinkmann 182c8284409SSoren Brinkmann static void __dead2 zynqmp_system_reset(void) 183c8284409SSoren Brinkmann { 184c8284409SSoren Brinkmann /* disable coherency */ 185c8284409SSoren Brinkmann plat_arm_interconnect_exit_coherency(); 186c8284409SSoren Brinkmann 187c8284409SSoren Brinkmann /* Send the system reset request to the PMU */ 188355ccf89SMaheedhar Bollapalli (void)pm_system_shutdown((uint32_t)PMF_SHUTDOWN_TYPE_RESET, 18961ef376aSSiva Durga Prasad Paladugu pm_get_shutdown_scope()); 190c8284409SSoren Brinkmann 191a42e6e44SMaheedhar Bollapalli while (true) { 192c8284409SSoren Brinkmann wfi(); 193c8284409SSoren Brinkmann } 194eb0d2b17SVenkatesh Yadav Abbarapu } 195c8284409SSoren Brinkmann 196ffa91031SVenkatesh Yadav Abbarapu static int32_t zynqmp_validate_power_state(uint32_t power_state, 197c8284409SSoren Brinkmann psci_power_state_t *req_state) 198c8284409SSoren Brinkmann { 199c8284409SSoren Brinkmann VERBOSE("%s: power_state: 0x%x\n", __func__, power_state); 200c8284409SSoren Brinkmann 201bfd7c881SVenkatesh Yadav Abbarapu uint32_t pstate = psci_get_pstate_type(power_state); 202*3f6d4794SMaheedhar Bollapalli int32_t result = PSCI_E_INVALID_PARAMS; 203eccc7cdeSStefan Krsmanovic 204eccc7cdeSStefan Krsmanovic assert(req_state); 205eccc7cdeSStefan Krsmanovic 206eccc7cdeSStefan Krsmanovic /* Sanity check the requested state */ 207eb0d2b17SVenkatesh Yadav Abbarapu if (pstate == PSTATE_TYPE_STANDBY) { 208eccc7cdeSStefan Krsmanovic req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE; 209eb0d2b17SVenkatesh Yadav Abbarapu } else { 210eccc7cdeSStefan Krsmanovic req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE; 211eb0d2b17SVenkatesh Yadav Abbarapu } 212eccc7cdeSStefan Krsmanovic /* We expect the 'state id' to be zero */ 213*3f6d4794SMaheedhar Bollapalli if (psci_get_pstate_id(power_state) == 0U) { 214*3f6d4794SMaheedhar Bollapalli result = PSCI_E_SUCCESS; 215eb0d2b17SVenkatesh Yadav Abbarapu } 216eccc7cdeSStefan Krsmanovic 217*3f6d4794SMaheedhar Bollapalli return result; 218c8284409SSoren Brinkmann } 219c8284409SSoren Brinkmann 220610eeac8SVenkatesh Yadav Abbarapu static void zynqmp_get_sys_suspend_power_state(psci_power_state_t *req_state) 221c8284409SSoren Brinkmann { 222c8284409SSoren Brinkmann req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE; 223c8284409SSoren Brinkmann req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE; 224c8284409SSoren Brinkmann } 225c8284409SSoren Brinkmann 226c8284409SSoren Brinkmann /******************************************************************************* 227c8284409SSoren Brinkmann * Export the platform handlers to enable psci to invoke them 228c8284409SSoren Brinkmann ******************************************************************************/ 229c8284409SSoren Brinkmann static const struct plat_psci_ops zynqmp_psci_ops = { 230c8284409SSoren Brinkmann .cpu_standby = zynqmp_cpu_standby, 231c8284409SSoren Brinkmann .pwr_domain_on = zynqmp_pwr_domain_on, 232c8284409SSoren Brinkmann .pwr_domain_off = zynqmp_pwr_domain_off, 233c8284409SSoren Brinkmann .pwr_domain_suspend = zynqmp_pwr_domain_suspend, 234c8284409SSoren Brinkmann .pwr_domain_on_finish = zynqmp_pwr_domain_on_finish, 235c8284409SSoren Brinkmann .pwr_domain_suspend_finish = zynqmp_pwr_domain_suspend_finish, 236c8284409SSoren Brinkmann .system_off = zynqmp_system_off, 237c8284409SSoren Brinkmann .system_reset = zynqmp_system_reset, 238c8284409SSoren Brinkmann .validate_power_state = zynqmp_validate_power_state, 239c8284409SSoren Brinkmann .get_sys_suspend_power_state = zynqmp_get_sys_suspend_power_state, 240c8284409SSoren Brinkmann }; 241c8284409SSoren Brinkmann 242c8284409SSoren Brinkmann /******************************************************************************* 243c8284409SSoren Brinkmann * Export the platform specific power ops. 244c8284409SSoren Brinkmann ******************************************************************************/ 245c8284409SSoren Brinkmann int plat_setup_psci_ops(uintptr_t sec_entrypoint, 246c8284409SSoren Brinkmann const struct plat_psci_ops **psci_ops) 247c8284409SSoren Brinkmann { 248c8284409SSoren Brinkmann zynqmp_sec_entry = sec_entrypoint; 249c8284409SSoren Brinkmann 250c8284409SSoren Brinkmann *psci_ops = &zynqmp_psci_ops; 251c8284409SSoren Brinkmann 252c8284409SSoren Brinkmann return 0; 253c8284409SSoren Brinkmann } 254