xref: /rk3399_ARM-atf/plat/xilinx/zynqmp/include/zynqmp_def.h (revision d716f045f280596f6b8aa3b4cc12615af821d1e3)
199564393SJolly Shah /*
2a7379a2aSTejas Patel  * Copyright (c) 2014-2020, ARM Limited and Contributors. All rights reserved.
399564393SJolly Shah  *
499564393SJolly Shah  * SPDX-License-Identifier: BSD-3-Clause
599564393SJolly Shah  */
699564393SJolly Shah 
799564393SJolly Shah #ifndef ZYNQMP_DEF_H
899564393SJolly Shah #define ZYNQMP_DEF_H
999564393SJolly Shah 
1053adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h>
1199564393SJolly Shah #include <plat/common/common_def.h>
1299564393SJolly Shah 
1399564393SJolly Shah #define ZYNQMP_CONSOLE_ID_cadence	1
1499564393SJolly Shah #define ZYNQMP_CONSOLE_ID_cadence0	1
1599564393SJolly Shah #define ZYNQMP_CONSOLE_ID_cadence1	2
1699564393SJolly Shah #define ZYNQMP_CONSOLE_ID_dcc		3
1799564393SJolly Shah 
1899564393SJolly Shah #define ZYNQMP_CONSOLE_IS(con)	(ZYNQMP_CONSOLE_ID_ ## con == ZYNQMP_CONSOLE)
1999564393SJolly Shah 
2099564393SJolly Shah /* Firmware Image Package */
2199564393SJolly Shah #define ZYNQMP_PRIMARY_CPU		0
2299564393SJolly Shah 
2399564393SJolly Shah /* Memory location options for Shared data and TSP in ZYNQMP */
2499564393SJolly Shah #define ZYNQMP_IN_TRUSTED_SRAM		0
2599564393SJolly Shah #define ZYNQMP_IN_TRUSTED_DRAM		1
2699564393SJolly Shah 
2799564393SJolly Shah /*******************************************************************************
2899564393SJolly Shah  * ZYNQMP memory map related constants
2999564393SJolly Shah  ******************************************************************************/
3099564393SJolly Shah /* Aggregate of all devices in the first GB */
3199564393SJolly Shah #define DEVICE0_BASE		U(0xFF000000)
3299564393SJolly Shah #define DEVICE0_SIZE		U(0x00E00000)
3399564393SJolly Shah #define DEVICE1_BASE		U(0xF9000000)
3499564393SJolly Shah #define DEVICE1_SIZE		U(0x00800000)
3599564393SJolly Shah 
3699564393SJolly Shah /* For cpu reset APU space here too 0xFE5F1000 CRF_APB*/
3799564393SJolly Shah #define CRF_APB_BASE		U(0xFD1A0000)
3899564393SJolly Shah #define CRF_APB_SIZE		U(0x00600000)
3999564393SJolly Shah #define CRF_APB_CLK_BASE	U(0xFD1A0020)
4099564393SJolly Shah 
4199564393SJolly Shah /* CRF registers and bitfields */
4299564393SJolly Shah #define CRF_APB_RST_FPD_APU	(CRF_APB_BASE + 0X00000104)
4399564393SJolly Shah 
4499564393SJolly Shah #define CRF_APB_RST_FPD_APU_ACPU_RESET		(U(1) << 0)
4599564393SJolly Shah #define CRF_APB_RST_FPD_APU_ACPU_PWRON_RESET	(U(1) << 10)
4699564393SJolly Shah 
4799564393SJolly Shah /* CRL registers and bitfields */
4899564393SJolly Shah #define CRL_APB_BASE			U(0xFF5E0000)
4999564393SJolly Shah #define CRL_APB_BOOT_MODE_USER		(CRL_APB_BASE + 0x200)
5099564393SJolly Shah #define CRL_APB_RESET_CTRL		(CRL_APB_BASE + 0x218)
5199564393SJolly Shah #define CRL_APB_RST_LPD_TOP		(CRL_APB_BASE + 0x23C)
5299564393SJolly Shah #define CRL_APB_BOOT_PIN_CTRL		(CRL_APB_BASE + U(0x250))
5399564393SJolly Shah #define CRL_APB_CLK_BASE		U(0xFF5E0020)
5499564393SJolly Shah 
5599564393SJolly Shah #define CRL_APB_RPU_AMBA_RESET		(U(1) << 2)
5699564393SJolly Shah #define CRL_APB_RPLL_CTRL_BYPASS	(U(1) << 3)
5799564393SJolly Shah 
5899564393SJolly Shah #define CRL_APB_RESET_CTRL_SOFT_RESET	(U(1) << 4)
5999564393SJolly Shah 
6099564393SJolly Shah #define CRL_APB_BOOT_MODE_MASK		(U(0xf) << 0)
6199564393SJolly Shah #define CRL_APB_BOOT_PIN_MASK		(U(0xf0f) << 0)
6299564393SJolly Shah #define CRL_APB_BOOT_DRIVE_PIN_1_SHIFT	U(9)
6399564393SJolly Shah #define CRL_APB_BOOT_ENABLE_PIN_1_SHIFT	U(1)
6499564393SJolly Shah #define CRL_APB_BOOT_ENABLE_PIN_1	(U(0x1) << \
6599564393SJolly Shah 					CRL_APB_BOOT_ENABLE_PIN_1_SHIFT)
6699564393SJolly Shah #define CRL_APB_BOOT_DRIVE_PIN_1	(U(0x1) << \
6799564393SJolly Shah 					CRL_APB_BOOT_DRIVE_PIN_1_SHIFT)
6899564393SJolly Shah #define ZYNQMP_BOOTMODE_JTAG		U(0)
6999564393SJolly Shah #define ZYNQMP_ULPI_RESET_VAL_HIGH	(CRL_APB_BOOT_ENABLE_PIN_1 | \
7099564393SJolly Shah 					 CRL_APB_BOOT_DRIVE_PIN_1)
7199564393SJolly Shah #define ZYNQMP_ULPI_RESET_VAL_LOW	CRL_APB_BOOT_ENABLE_PIN_1
7299564393SJolly Shah 
7399564393SJolly Shah /* system counter registers and bitfields */
7499564393SJolly Shah #define IOU_SCNTRS_BASE			0xFF260000
7599564393SJolly Shah #define IOU_SCNTRS_BASEFREQ		(IOU_SCNTRS_BASE + 0x20)
7699564393SJolly Shah 
7799564393SJolly Shah /* APU registers and bitfields */
7899564393SJolly Shah #define APU_BASE		0xFD5C0000
7999564393SJolly Shah #define APU_CONFIG_0		(APU_BASE + 0x20)
8099564393SJolly Shah #define APU_RVBAR_L_0		(APU_BASE + 0x40)
8199564393SJolly Shah #define APU_RVBAR_H_0		(APU_BASE + 0x44)
8299564393SJolly Shah #define APU_PWRCTL		(APU_BASE + 0x90)
8399564393SJolly Shah 
8499564393SJolly Shah #define APU_CONFIG_0_VINITHI_SHIFT	8
8599564393SJolly Shah #define APU_0_PWRCTL_CPUPWRDWNREQ_MASK		1
8699564393SJolly Shah #define APU_1_PWRCTL_CPUPWRDWNREQ_MASK		2
8799564393SJolly Shah #define APU_2_PWRCTL_CPUPWRDWNREQ_MASK		4
8899564393SJolly Shah #define APU_3_PWRCTL_CPUPWRDWNREQ_MASK		8
8999564393SJolly Shah 
9099564393SJolly Shah /* PMU registers and bitfields */
9199564393SJolly Shah #define PMU_GLOBAL_BASE			0xFFD80000
9299564393SJolly Shah #define PMU_GLOBAL_CNTRL		(PMU_GLOBAL_BASE + 0)
9399564393SJolly Shah #define PMU_GLOBAL_GEN_STORAGE6		(PMU_GLOBAL_BASE + 0x48)
9499564393SJolly Shah #define PMU_GLOBAL_REQ_PWRUP_STATUS	(PMU_GLOBAL_BASE + 0x110)
9599564393SJolly Shah #define PMU_GLOBAL_REQ_PWRUP_EN		(PMU_GLOBAL_BASE + 0x118)
9699564393SJolly Shah #define PMU_GLOBAL_REQ_PWRUP_DIS	(PMU_GLOBAL_BASE + 0x11c)
9799564393SJolly Shah #define PMU_GLOBAL_REQ_PWRUP_TRIG	(PMU_GLOBAL_BASE + 0x120)
9899564393SJolly Shah 
9999564393SJolly Shah #define PMU_GLOBAL_CNTRL_FW_IS_PRESENT	(1 << 4)
10099564393SJolly Shah 
10199564393SJolly Shah /*******************************************************************************
10299564393SJolly Shah  * CCI-400 related constants
10399564393SJolly Shah  ******************************************************************************/
10499564393SJolly Shah #define PLAT_ARM_CCI_BASE		0xFD6E0000
10599564393SJolly Shah #define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX	3
10699564393SJolly Shah #define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX	4
10799564393SJolly Shah 
10899564393SJolly Shah /*******************************************************************************
10999564393SJolly Shah  * GIC-400 & interrupt handling related constants
11099564393SJolly Shah  ******************************************************************************/
11199564393SJolly Shah #define BASE_GICD_BASE		0xF9010000
11299564393SJolly Shah #define BASE_GICC_BASE		0xF9020000
11399564393SJolly Shah #define BASE_GICH_BASE		0xF9040000
11499564393SJolly Shah #define BASE_GICV_BASE		0xF9060000
11599564393SJolly Shah 
11699564393SJolly Shah #if ZYNQMP_WDT_RESTART
11799564393SJolly Shah #define IRQ_SEC_IPI_APU		67
11899564393SJolly Shah #define IRQ_TTC3_1		77
11999564393SJolly Shah #define TTC3_BASE_ADDR		0xFF140000
12099564393SJolly Shah #define TTC3_INTR_REGISTER_1	(TTC3_BASE_ADDR + 0x54)
12199564393SJolly Shah #define TTC3_INTR_ENABLE_1	(TTC3_BASE_ADDR + 0x60)
12299564393SJolly Shah #endif
12399564393SJolly Shah 
12499564393SJolly Shah #define ARM_IRQ_SEC_PHY_TIMER		29
12599564393SJolly Shah 
12699564393SJolly Shah #define ARM_IRQ_SEC_SGI_0		8
12799564393SJolly Shah #define ARM_IRQ_SEC_SGI_1		9
12899564393SJolly Shah #define ARM_IRQ_SEC_SGI_2		10
12999564393SJolly Shah #define ARM_IRQ_SEC_SGI_3		11
13099564393SJolly Shah #define ARM_IRQ_SEC_SGI_4		12
13199564393SJolly Shah #define ARM_IRQ_SEC_SGI_5		13
13299564393SJolly Shah #define ARM_IRQ_SEC_SGI_6		14
13399564393SJolly Shah #define ARM_IRQ_SEC_SGI_7		15
13499564393SJolly Shah 
13599564393SJolly Shah #define MAX_INTR_EL3			128
13699564393SJolly Shah 
13799564393SJolly Shah /*******************************************************************************
13899564393SJolly Shah  * UART related constants
13999564393SJolly Shah  ******************************************************************************/
14099564393SJolly Shah #define ZYNQMP_UART0_BASE		0xFF000000
14199564393SJolly Shah #define ZYNQMP_UART1_BASE		0xFF010000
14299564393SJolly Shah 
14399564393SJolly Shah #if ZYNQMP_CONSOLE_IS(cadence) || ZYNQMP_CONSOLE_IS(dcc)
14499564393SJolly Shah # define ZYNQMP_UART_BASE	ZYNQMP_UART0_BASE
14599564393SJolly Shah #elif ZYNQMP_CONSOLE_IS(cadence1)
14699564393SJolly Shah # define ZYNQMP_UART_BASE	ZYNQMP_UART1_BASE
14799564393SJolly Shah #else
14899564393SJolly Shah # error "invalid ZYNQMP_CONSOLE"
14999564393SJolly Shah #endif
15099564393SJolly Shah 
15199564393SJolly Shah #define ZYNQMP_CRASH_UART_BASE		ZYNQMP_UART_BASE
15299564393SJolly Shah /* impossible to call C routine how it is done now - hardcode any value */
15399564393SJolly Shah #define ZYNQMP_CRASH_UART_CLK_IN_HZ	100000000 /* FIXME */
15499564393SJolly Shah /* Must be non zero */
15599564393SJolly Shah #define ZYNQMP_UART_BAUDRATE		115200
15699564393SJolly Shah 
15799564393SJolly Shah /* Silicon version detection */
15899564393SJolly Shah #define ZYNQMP_SILICON_VER_MASK		0xF000
15999564393SJolly Shah #define ZYNQMP_SILICON_VER_SHIFT	12
16099564393SJolly Shah #define ZYNQMP_CSU_VERSION_SILICON	0
16199564393SJolly Shah #define ZYNQMP_CSU_VERSION_QEMU		3
16299564393SJolly Shah 
16399564393SJolly Shah #define ZYNQMP_RTL_VER_MASK		0xFF0
16499564393SJolly Shah #define ZYNQMP_RTL_VER_SHIFT		4
16599564393SJolly Shah 
16699564393SJolly Shah #define ZYNQMP_PS_VER_MASK		0xF
16799564393SJolly Shah #define ZYNQMP_PS_VER_SHIFT		0
16899564393SJolly Shah 
16999564393SJolly Shah #define ZYNQMP_CSU_BASEADDR		0xFFCA0000
17099564393SJolly Shah #define ZYNQMP_CSU_IDCODE_OFFSET	0x40
17199564393SJolly Shah 
17299564393SJolly Shah #define ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT	0
17399564393SJolly Shah #define ZYNQMP_CSU_IDCODE_XILINX_ID_MASK	(0xFFF << \
17499564393SJolly Shah 					ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT)
17599564393SJolly Shah #define ZYNQMP_CSU_IDCODE_XILINX_ID		0x093
17699564393SJolly Shah 
17799564393SJolly Shah #define ZYNQMP_CSU_IDCODE_SVD_SHIFT		12
17899564393SJolly Shah #define ZYNQMP_CSU_IDCODE_SVD_MASK		(0x7 << \
17999564393SJolly Shah 						 ZYNQMP_CSU_IDCODE_SVD_SHIFT)
18099564393SJolly Shah #define ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT	15
18199564393SJolly Shah #define ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK	(0xF << \
18299564393SJolly Shah 					ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT)
18399564393SJolly Shah #define ZYNQMP_CSU_IDCODE_SUB_FAMILY_SHIFT	19
18499564393SJolly Shah #define ZYNQMP_CSU_IDCODE_SUB_FAMILY_MASK	(0x3 << \
18599564393SJolly Shah 					ZYNQMP_CSU_IDCODE_SUB_FAMILY_SHIFT)
18699564393SJolly Shah #define ZYNQMP_CSU_IDCODE_FAMILY_SHIFT		21
18799564393SJolly Shah #define ZYNQMP_CSU_IDCODE_FAMILY_MASK		(0x7F << \
18899564393SJolly Shah 					ZYNQMP_CSU_IDCODE_FAMILY_SHIFT)
18999564393SJolly Shah #define ZYNQMP_CSU_IDCODE_FAMILY		0x23
19099564393SJolly Shah 
19199564393SJolly Shah #define ZYNQMP_CSU_IDCODE_REVISION_SHIFT	28
19299564393SJolly Shah #define ZYNQMP_CSU_IDCODE_REVISION_MASK		(0xF << \
19399564393SJolly Shah 					ZYNQMP_CSU_IDCODE_REVISION_SHIFT)
19499564393SJolly Shah #define ZYNQMP_CSU_IDCODE_REVISION		0
19599564393SJolly Shah 
19699564393SJolly Shah #define ZYNQMP_CSU_VERSION_OFFSET	0x44
19799564393SJolly Shah 
19899564393SJolly Shah /* Efuse */
19999564393SJolly Shah #define EFUSE_BASEADDR		0xFFCC0000
20099564393SJolly Shah #define EFUSE_IPDISABLE_OFFSET	0x1018
20199564393SJolly Shah #define EFUSE_IPDISABLE_VERSION	0x1FFU
20299564393SJolly Shah #define ZYNQMP_EFUSE_IPDISABLE_SHIFT	20
20399564393SJolly Shah 
20499564393SJolly Shah /* Access control register defines */
20599564393SJolly Shah #define ACTLR_EL3_L2ACTLR_BIT	(1 << 6)
20699564393SJolly Shah #define ACTLR_EL3_CPUACTLR_BIT	(1 << 0)
20799564393SJolly Shah 
20899564393SJolly Shah #define FPD_SLCR_BASEADDR		U(0xFD610000)
20999564393SJolly Shah #define IOU_SLCR_BASEADDR		U(0xFF180000)
21099564393SJolly Shah 
21199564393SJolly Shah #define ZYNQMP_RPU_GLBL_CNTL			U(0xFF9A0000)
21299564393SJolly Shah #define ZYNQMP_RPU0_CFG				U(0xFF9A0100)
21399564393SJolly Shah #define ZYNQMP_RPU1_CFG				U(0xFF9A0200)
21499564393SJolly Shah #define ZYNQMP_SLSPLIT_MASK			U(0x08)
21599564393SJolly Shah #define ZYNQMP_TCM_COMB_MASK			U(0x40)
21699564393SJolly Shah #define ZYNQMP_SLCLAMP_MASK			U(0x10)
21799564393SJolly Shah #define ZYNQMP_VINITHI_MASK			U(0x04)
21899564393SJolly Shah 
21999564393SJolly Shah /* Tap delay bypass */
22099564393SJolly Shah #define IOU_TAPDLY_BYPASS			U(0XFF180390)
22199564393SJolly Shah #define TAP_DELAY_MASK				U(0x7)
22299564393SJolly Shah 
22399564393SJolly Shah /* SGMII mode */
22499564393SJolly Shah #define IOU_GEM_CTRL				U(0xFF180360)
22599564393SJolly Shah #define IOU_GEM_CLK_CTRL			U(0xFF180308)
22699564393SJolly Shah #define SGMII_SD_MASK				U(0x3)
22799564393SJolly Shah #define SGMII_SD_OFFSET				U(2)
22899564393SJolly Shah #define SGMII_PCS_SD_0				U(0x0)
22999564393SJolly Shah #define SGMII_PCS_SD_1				U(0x1)
23099564393SJolly Shah #define SGMII_PCS_SD_PHY			U(0x2)
23199564393SJolly Shah #define GEM_SGMII_MASK				U(0x4)
23299564393SJolly Shah #define GEM_CLK_CTRL_MASK			U(0xF)
23399564393SJolly Shah #define GEM_CLK_CTRL_OFFSET			U(5)
23499564393SJolly Shah #define GEM_RX_SRC_SEL_GTR			U(0x1)
23599564393SJolly Shah #define GEM_SGMII_MODE				U(0x4)
23699564393SJolly Shah 
23799564393SJolly Shah /* SD DLL reset */
23899564393SJolly Shah #define ZYNQMP_SD_DLL_CTRL			U(0xFF180358)
23999564393SJolly Shah #define ZYNQMP_SD0_DLL_RST_MASK			U(0x00000004)
24099564393SJolly Shah #define ZYNQMP_SD0_DLL_RST			U(0x00000004)
24199564393SJolly Shah #define ZYNQMP_SD1_DLL_RST_MASK			U(0x00040000)
24299564393SJolly Shah #define ZYNQMP_SD1_DLL_RST			U(0x00040000)
24399564393SJolly Shah 
24499564393SJolly Shah /* SD tap delay */
24599564393SJolly Shah #define ZYNQMP_SD_DLL_CTRL			U(0xFF180358)
24699564393SJolly Shah #define ZYNQMP_SD_ITAP_DLY			U(0xFF180314)
24799564393SJolly Shah #define ZYNQMP_SD_OTAP_DLY			U(0xFF180318)
24899564393SJolly Shah #define ZYNQMP_SD_TAP_OFFSET			U(16)
24999564393SJolly Shah #define ZYNQMP_SD_ITAPCHGWIN_MASK		U(0x200)
25099564393SJolly Shah #define ZYNQMP_SD_ITAPCHGWIN			U(0x200)
25199564393SJolly Shah #define ZYNQMP_SD_ITAPDLYENA_MASK		U(0x100)
25299564393SJolly Shah #define ZYNQMP_SD_ITAPDLYENA			U(0x100)
25399564393SJolly Shah #define ZYNQMP_SD_ITAPDLYSEL_MASK		U(0xFF)
25499564393SJolly Shah #define ZYNQMP_SD_OTAPDLYSEL_MASK		U(0x3F)
25599564393SJolly Shah #define ZYNQMP_SD_OTAPDLYENA_MASK		U(0x40)
25699564393SJolly Shah #define ZYNQMP_SD_OTAPDLYENA			U(0x40)
25799564393SJolly Shah 
25899564393SJolly Shah /* Clock control registers */
25999564393SJolly Shah /* Full power domain clocks */
26099564393SJolly Shah #define CRF_APB_APLL_CTRL		(CRF_APB_CLK_BASE + 0x00)
26199564393SJolly Shah #define CRF_APB_DPLL_CTRL		(CRF_APB_CLK_BASE + 0x0c)
26299564393SJolly Shah #define CRF_APB_VPLL_CTRL		(CRF_APB_CLK_BASE + 0x18)
26399564393SJolly Shah #define CRF_APB_PLL_STATUS		(CRF_APB_CLK_BASE + 0x24)
26499564393SJolly Shah #define CRF_APB_APLL_TO_LPD_CTRL	(CRF_APB_CLK_BASE + 0x28)
26599564393SJolly Shah #define CRF_APB_DPLL_TO_LPD_CTRL	(CRF_APB_CLK_BASE + 0x2c)
26699564393SJolly Shah #define CRF_APB_VPLL_TO_LPD_CTRL	(CRF_APB_CLK_BASE + 0x30)
26799564393SJolly Shah /* Peripheral clocks */
26899564393SJolly Shah #define CRF_APB_ACPU_CTRL		(CRF_APB_CLK_BASE + 0x40)
26999564393SJolly Shah #define CRF_APB_DBG_TRACE_CTRL		(CRF_APB_CLK_BASE + 0x44)
27099564393SJolly Shah #define CRF_APB_DBG_FPD_CTRL		(CRF_APB_CLK_BASE + 0x48)
27199564393SJolly Shah #define CRF_APB_DP_VIDEO_REF_CTRL	(CRF_APB_CLK_BASE + 0x50)
27299564393SJolly Shah #define CRF_APB_DP_AUDIO_REF_CTRL	(CRF_APB_CLK_BASE + 0x54)
27399564393SJolly Shah #define CRF_APB_DP_STC_REF_CTRL		(CRF_APB_CLK_BASE + 0x5c)
27499564393SJolly Shah #define CRF_APB_DDR_CTRL		(CRF_APB_CLK_BASE + 0x60)
27599564393SJolly Shah #define CRF_APB_GPU_REF_CTRL		(CRF_APB_CLK_BASE + 0x64)
27699564393SJolly Shah #define CRF_APB_SATA_REF_CTRL		(CRF_APB_CLK_BASE + 0x80)
27799564393SJolly Shah #define CRF_APB_PCIE_REF_CTRL		(CRF_APB_CLK_BASE + 0x94)
27899564393SJolly Shah #define CRF_APB_GDMA_REF_CTRL		(CRF_APB_CLK_BASE + 0x98)
27999564393SJolly Shah #define CRF_APB_DPDMA_REF_CTRL		(CRF_APB_CLK_BASE + 0x9c)
28099564393SJolly Shah #define CRF_APB_TOPSW_MAIN_CTRL		(CRF_APB_CLK_BASE + 0xa0)
28199564393SJolly Shah #define CRF_APB_TOPSW_LSBUS_CTRL	(CRF_APB_CLK_BASE + 0xa4)
28299564393SJolly Shah #define CRF_APB_GTGREF0_REF_CTRL	(CRF_APB_CLK_BASE + 0xa8)
28399564393SJolly Shah #define CRF_APB_DBG_TSTMP_CTRL		(CRF_APB_CLK_BASE + 0xd8)
28499564393SJolly Shah 
28599564393SJolly Shah /* Low power domain clocks */
28699564393SJolly Shah #define CRL_APB_IOPLL_CTRL		(CRL_APB_CLK_BASE + 0x00)
28799564393SJolly Shah #define CRL_APB_RPLL_CTRL		(CRL_APB_CLK_BASE + 0x10)
28899564393SJolly Shah #define CRL_APB_PLL_STATUS		(CRL_APB_CLK_BASE + 0x20)
28999564393SJolly Shah #define CRL_APB_IOPLL_TO_FPD_CTRL	(CRL_APB_CLK_BASE + 0x24)
29099564393SJolly Shah #define CRL_APB_RPLL_TO_FPD_CTRL	(CRL_APB_CLK_BASE + 0x28)
29199564393SJolly Shah /* Peripheral clocks */
29299564393SJolly Shah #define CRL_APB_USB3_DUAL_REF_CTRL	(CRL_APB_CLK_BASE + 0x2c)
29399564393SJolly Shah #define CRL_APB_GEM0_REF_CTRL		(CRL_APB_CLK_BASE + 0x30)
29499564393SJolly Shah #define CRL_APB_GEM1_REF_CTRL		(CRL_APB_CLK_BASE + 0x34)
29599564393SJolly Shah #define CRL_APB_GEM2_REF_CTRL		(CRL_APB_CLK_BASE + 0x38)
29699564393SJolly Shah #define CRL_APB_GEM3_REF_CTRL		(CRL_APB_CLK_BASE + 0x3c)
29799564393SJolly Shah #define CRL_APB_USB0_BUS_REF_CTRL	(CRL_APB_CLK_BASE + 0x40)
29899564393SJolly Shah #define CRL_APB_USB1_BUS_REF_CTRL	(CRL_APB_CLK_BASE + 0x44)
29999564393SJolly Shah #define CRL_APB_QSPI_REF_CTRL		(CRL_APB_CLK_BASE + 0x48)
30099564393SJolly Shah #define CRL_APB_SDIO0_REF_CTRL		(CRL_APB_CLK_BASE + 0x4c)
30199564393SJolly Shah #define CRL_APB_SDIO1_REF_CTRL		(CRL_APB_CLK_BASE + 0x50)
30299564393SJolly Shah #define CRL_APB_UART0_REF_CTRL		(CRL_APB_CLK_BASE + 0x54)
30399564393SJolly Shah #define CRL_APB_UART1_REF_CTRL		(CRL_APB_CLK_BASE + 0x58)
30499564393SJolly Shah #define CRL_APB_SPI0_REF_CTRL		(CRL_APB_CLK_BASE + 0x5c)
30599564393SJolly Shah #define CRL_APB_SPI1_REF_CTRL		(CRL_APB_CLK_BASE + 0x60)
30699564393SJolly Shah #define CRL_APB_CAN0_REF_CTRL		(CRL_APB_CLK_BASE + 0x64)
30799564393SJolly Shah #define CRL_APB_CAN1_REF_CTRL		(CRL_APB_CLK_BASE + 0x68)
30899564393SJolly Shah #define CRL_APB_CPU_R5_CTRL		(CRL_APB_CLK_BASE + 0x70)
30999564393SJolly Shah #define CRL_APB_IOU_SWITCH_CTRL		(CRL_APB_CLK_BASE + 0x7c)
31099564393SJolly Shah #define CRL_APB_CSU_PLL_CTRL		(CRL_APB_CLK_BASE + 0x80)
31199564393SJolly Shah #define CRL_APB_PCAP_CTRL		(CRL_APB_CLK_BASE + 0x84)
31299564393SJolly Shah #define CRL_APB_LPD_SWITCH_CTRL		(CRL_APB_CLK_BASE + 0x88)
31399564393SJolly Shah #define CRL_APB_LPD_LSBUS_CTRL		(CRL_APB_CLK_BASE + 0x8c)
31499564393SJolly Shah #define CRL_APB_DBG_LPD_CTRL		(CRL_APB_CLK_BASE + 0x90)
31599564393SJolly Shah #define CRL_APB_NAND_REF_CTRL		(CRL_APB_CLK_BASE + 0x94)
31699564393SJolly Shah #define CRL_APB_ADMA_REF_CTRL		(CRL_APB_CLK_BASE + 0x98)
31799564393SJolly Shah #define CRL_APB_PL0_REF_CTRL		(CRL_APB_CLK_BASE + 0xa0)
31899564393SJolly Shah #define CRL_APB_PL1_REF_CTRL		(CRL_APB_CLK_BASE + 0xa4)
31999564393SJolly Shah #define CRL_APB_PL2_REF_CTRL		(CRL_APB_CLK_BASE + 0xa8)
32099564393SJolly Shah #define CRL_APB_PL3_REF_CTRL		(CRL_APB_CLK_BASE + 0xac)
32199564393SJolly Shah #define CRL_APB_PL0_THR_CNT		(CRL_APB_CLK_BASE + 0xb4)
32299564393SJolly Shah #define CRL_APB_PL1_THR_CNT		(CRL_APB_CLK_BASE + 0xbc)
32399564393SJolly Shah #define CRL_APB_PL2_THR_CNT		(CRL_APB_CLK_BASE + 0xc4)
32499564393SJolly Shah #define CRL_APB_PL3_THR_CNT		(CRL_APB_CLK_BASE + 0xdc)
32599564393SJolly Shah #define CRL_APB_GEM_TSU_REF_CTRL	(CRL_APB_CLK_BASE + 0xe0)
32699564393SJolly Shah #define CRL_APB_DLL_REF_CTRL		(CRL_APB_CLK_BASE + 0xe4)
32799564393SJolly Shah #define CRL_APB_AMS_REF_CTRL		(CRL_APB_CLK_BASE + 0xe8)
32899564393SJolly Shah #define CRL_APB_I2C0_REF_CTRL		(CRL_APB_CLK_BASE + 0x100)
32999564393SJolly Shah #define CRL_APB_I2C1_REF_CTRL		(CRL_APB_CLK_BASE + 0x104)
33099564393SJolly Shah #define CRL_APB_TIMESTAMP_REF_CTRL	(CRL_APB_CLK_BASE + 0x108)
33199564393SJolly Shah #define IOU_SLCR_GEM_CLK_CTRL		(IOU_SLCR_BASEADDR + 0x308)
33299564393SJolly Shah #define IOU_SLCR_CAN_MIO_CTRL		(IOU_SLCR_BASEADDR + 0x304)
33399564393SJolly Shah #define FPD_SLCR_WDT_CLK_SEL		(FPD_SLCR_BASEADDR + 0x100)
334b3ce966aSMounika Grace Akula #define IOU_SLCR_WDT_CLK_SEL		(IOU_SLCR_BASEADDR + 0x300)
33599564393SJolly Shah 
33699564393SJolly Shah /* Global general storage register base address */
33799564393SJolly Shah #define GGS_BASEADDR		(0xFFD80030U)
33899564393SJolly Shah #define GGS_NUM_REGS		U(4)
33999564393SJolly Shah 
34099564393SJolly Shah /* Persistent global general storage register base address */
34199564393SJolly Shah #define PGGS_BASEADDR		(0xFFD80050U)
34299564393SJolly Shah #define PGGS_NUM_REGS		U(4)
34399564393SJolly Shah 
344a7379a2aSTejas Patel /* PMU GGS4 register 4 is used for warm restart boot health status */
345a7379a2aSTejas Patel #define PMU_GLOBAL_GEN_STORAGE4			(GGS_BASEADDR + 0x10)
346a7379a2aSTejas Patel /* Warm restart boot health status mask */
34799564393SJolly Shah #define PM_BOOT_HEALTH_STATUS_MASK		U(0x01)
34899564393SJolly Shah 
34999564393SJolly Shah /*AFI registers */
35099564393SJolly Shah #define  AFIFM6_WRCTRL		U(13)
35199564393SJolly Shah #define  FABRIC_WIDTH		U(3)
35299564393SJolly Shah 
353*d716f045SKalyani Akula /* CSUDMA Module Base Address*/
354*d716f045SKalyani Akula #define CSUDMA_BASE		0xFFC80000
355*d716f045SKalyani Akula 
356*d716f045SKalyani Akula /* RSA-CORE Module Base Address*/
357*d716f045SKalyani Akula #define RSA_CORE_BASE		0xFFCE0000
358*d716f045SKalyani Akula 
35999564393SJolly Shah #endif /* ZYNQMP_DEF_H */
360