xref: /rk3399_ARM-atf/plat/xilinx/zynqmp/include/zynqmp_def.h (revision 895e8029aa1f88da164966504be8fc8120c9f7a5)
199564393SJolly Shah /*
2619bc13eSMichal Simek  * Copyright (c) 2014-2020, Arm Limited and Contributors. All rights reserved.
399564393SJolly Shah  *
499564393SJolly Shah  * SPDX-License-Identifier: BSD-3-Clause
599564393SJolly Shah  */
699564393SJolly Shah 
799564393SJolly Shah #ifndef ZYNQMP_DEF_H
899564393SJolly Shah #define ZYNQMP_DEF_H
999564393SJolly Shah 
1053adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h>
1199564393SJolly Shah #include <plat/common/common_def.h>
1299564393SJolly Shah 
136d413983SMichal Simek #define ZYNQMP_CONSOLE_ID_none		0
1499564393SJolly Shah #define ZYNQMP_CONSOLE_ID_cadence	1
1599564393SJolly Shah #define ZYNQMP_CONSOLE_ID_cadence0	1
1699564393SJolly Shah #define ZYNQMP_CONSOLE_ID_cadence1	2
1799564393SJolly Shah #define ZYNQMP_CONSOLE_ID_dcc		3
1809a02ce0SPrasad Kummari #define ZYNQMP_CONSOLE_ID_dtb		4
1999564393SJolly Shah 
2004a48335SMichal Simek #define CONSOLE_IS(con)	(ZYNQMP_CONSOLE_ID_ ## con == ZYNQMP_CONSOLE)
2199564393SJolly Shah 
224557ab69SPrasad Kummari /* Runtime console */
234557ab69SPrasad Kummari #define RT_CONSOLE_ID_cadence	1
244557ab69SPrasad Kummari #define RT_CONSOLE_ID_cadence0	1
254557ab69SPrasad Kummari #define RT_CONSOLE_ID_cadence1	2
264557ab69SPrasad Kummari #define RT_CONSOLE_ID_dcc	3
274557ab69SPrasad Kummari #define RT_CONSOLE_ID_dtb	4
284557ab69SPrasad Kummari 
294557ab69SPrasad Kummari #define RT_CONSOLE_IS(con)	(RT_CONSOLE_ID_ ## con == CONSOLE_RUNTIME)
304557ab69SPrasad Kummari 
319f0ddae3SRajan Vaja /* Default counter frequency */
329f0ddae3SRajan Vaja #define ZYNQMP_DEFAULT_COUNTER_FREQ	0U
339f0ddae3SRajan Vaja 
3499564393SJolly Shah /* Firmware Image Package */
3599564393SJolly Shah #define ZYNQMP_PRIMARY_CPU		0
3699564393SJolly Shah 
3799564393SJolly Shah /* Memory location options for Shared data and TSP in ZYNQMP */
3899564393SJolly Shah #define ZYNQMP_IN_TRUSTED_SRAM		0
3999564393SJolly Shah #define ZYNQMP_IN_TRUSTED_DRAM		1
4099564393SJolly Shah 
4199564393SJolly Shah /*******************************************************************************
4299564393SJolly Shah  * ZYNQMP memory map related constants
4399564393SJolly Shah  ******************************************************************************/
4499564393SJolly Shah /* Aggregate of all devices in the first GB */
4599564393SJolly Shah #define DEVICE0_BASE		U(0xFF000000)
4699564393SJolly Shah #define DEVICE0_SIZE		U(0x00E00000)
4799564393SJolly Shah #define DEVICE1_BASE		U(0xF9000000)
4899564393SJolly Shah #define DEVICE1_SIZE		U(0x00800000)
4999564393SJolly Shah 
5099564393SJolly Shah /* For cpu reset APU space here too 0xFE5F1000 CRF_APB*/
5199564393SJolly Shah #define CRF_APB_BASE		U(0xFD1A0000)
5299564393SJolly Shah #define CRF_APB_SIZE		U(0x00600000)
5399564393SJolly Shah #define CRF_APB_CLK_BASE	U(0xFD1A0020)
5499564393SJolly Shah 
5599564393SJolly Shah /* CRF registers and bitfields */
5699564393SJolly Shah #define CRF_APB_RST_FPD_APU	(CRF_APB_BASE + 0X00000104)
5799564393SJolly Shah 
5899564393SJolly Shah #define CRF_APB_RST_FPD_APU_ACPU_RESET		(U(1) << 0)
5999564393SJolly Shah #define CRF_APB_RST_FPD_APU_ACPU_PWRON_RESET	(U(1) << 10)
6099564393SJolly Shah 
6199564393SJolly Shah /* CRL registers and bitfields */
6299564393SJolly Shah #define CRL_APB_BASE			U(0xFF5E0000)
63*895e8029SMaheedhar Bollapalli #define CRL_APB_BOOT_MODE_USER		(CRL_APB_BASE + U(0x200))
64*895e8029SMaheedhar Bollapalli #define CRL_APB_RESET_CTRL		(CRL_APB_BASE + U(0x218))
65*895e8029SMaheedhar Bollapalli #define CRL_APB_RST_LPD_TOP		(CRL_APB_BASE + U(0x23C))
6699564393SJolly Shah #define CRL_APB_BOOT_PIN_CTRL		(CRL_APB_BASE + U(0x250))
6799564393SJolly Shah #define CRL_APB_CLK_BASE		U(0xFF5E0020)
6899564393SJolly Shah 
6999564393SJolly Shah #define CRL_APB_RPU_AMBA_RESET		(U(1) << 2)
7099564393SJolly Shah #define CRL_APB_RPLL_CTRL_BYPASS	(U(1) << 3)
7199564393SJolly Shah 
7299564393SJolly Shah #define CRL_APB_RESET_CTRL_SOFT_RESET	(U(1) << 4)
7399564393SJolly Shah 
7499564393SJolly Shah #define CRL_APB_BOOT_MODE_MASK		(U(0xf) << 0)
7599564393SJolly Shah #define CRL_APB_BOOT_PIN_MASK		(U(0xf0f) << 0)
7699564393SJolly Shah #define CRL_APB_BOOT_DRIVE_PIN_1_SHIFT	U(9)
7799564393SJolly Shah #define CRL_APB_BOOT_ENABLE_PIN_1_SHIFT	U(1)
78*895e8029SMaheedhar Bollapalli #define CRL_APB_BOOT_ENABLE_PIN_1	(U(0x1) << CRL_APB_BOOT_ENABLE_PIN_1_SHIFT)
79*895e8029SMaheedhar Bollapalli #define CRL_APB_BOOT_DRIVE_PIN_1	(U(0x1) << CRL_APB_BOOT_DRIVE_PIN_1_SHIFT)
8099564393SJolly Shah #define ZYNQMP_BOOTMODE_JTAG		U(0)
81*895e8029SMaheedhar Bollapalli #define ZYNQMP_ULPI_RESET_VAL_HIGH	(CRL_APB_BOOT_ENABLE_PIN_1 | CRL_APB_BOOT_DRIVE_PIN_1)
8299564393SJolly Shah #define ZYNQMP_ULPI_RESET_VAL_LOW	CRL_APB_BOOT_ENABLE_PIN_1
8399564393SJolly Shah 
8499564393SJolly Shah /* system counter registers and bitfields */
855bcbd2deSVenkatesh Yadav Abbarapu #define IOU_SCNTRS_BASE			U(0xFF260000)
86*895e8029SMaheedhar Bollapalli #define IOU_SCNTRS_BASEFREQ		(IOU_SCNTRS_BASE + U(0x20))
8799564393SJolly Shah 
8899564393SJolly Shah /* APU registers and bitfields */
895bcbd2deSVenkatesh Yadav Abbarapu #define APU_BASE		U(0xFD5C0000)
9099564393SJolly Shah #define APU_CONFIG_0		(APU_BASE + 0x20)
9199564393SJolly Shah #define APU_RVBAR_L_0		(APU_BASE + 0x40)
9299564393SJolly Shah #define APU_RVBAR_H_0		(APU_BASE + 0x44)
9399564393SJolly Shah #define APU_PWRCTL		(APU_BASE + 0x90)
9499564393SJolly Shah 
9599564393SJolly Shah #define APU_CONFIG_0_VINITHI_SHIFT	8
9699564393SJolly Shah #define APU_0_PWRCTL_CPUPWRDWNREQ_MASK		1
9799564393SJolly Shah #define APU_1_PWRCTL_CPUPWRDWNREQ_MASK		2
9899564393SJolly Shah #define APU_2_PWRCTL_CPUPWRDWNREQ_MASK		4
9999564393SJolly Shah #define APU_3_PWRCTL_CPUPWRDWNREQ_MASK		8
10099564393SJolly Shah 
10199564393SJolly Shah /* PMU registers and bitfields */
1025bcbd2deSVenkatesh Yadav Abbarapu #define PMU_GLOBAL_BASE			U(0xFFD80000)
10399564393SJolly Shah #define PMU_GLOBAL_CNTRL		(PMU_GLOBAL_BASE + 0)
104*895e8029SMaheedhar Bollapalli #define PMU_GLOBAL_GEN_STORAGE6		(PMU_GLOBAL_BASE + U(0x48))
105*895e8029SMaheedhar Bollapalli #define PMU_GLOBAL_REQ_PWRUP_STATUS	(PMU_GLOBAL_BASE + U(0x110))
106*895e8029SMaheedhar Bollapalli #define PMU_GLOBAL_REQ_PWRUP_EN		(PMU_GLOBAL_BASE + U(0x118))
107*895e8029SMaheedhar Bollapalli #define PMU_GLOBAL_REQ_PWRUP_DIS	(PMU_GLOBAL_BASE + U(0x11c))
108*895e8029SMaheedhar Bollapalli #define PMU_GLOBAL_REQ_PWRUP_TRIG	(PMU_GLOBAL_BASE + U(0x120))
10999564393SJolly Shah 
11099564393SJolly Shah #define PMU_GLOBAL_CNTRL_FW_IS_PRESENT	(1 << 4)
11199564393SJolly Shah 
11299564393SJolly Shah /*******************************************************************************
11399564393SJolly Shah  * CCI-400 related constants
11499564393SJolly Shah  ******************************************************************************/
1155bcbd2deSVenkatesh Yadav Abbarapu #define PLAT_ARM_CCI_BASE		U(0xFD6E0000)
11699564393SJolly Shah #define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX	3
11799564393SJolly Shah #define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX	4
11899564393SJolly Shah 
11999564393SJolly Shah /*******************************************************************************
12099564393SJolly Shah  * GIC-400 & interrupt handling related constants
12199564393SJolly Shah  ******************************************************************************/
1225bcbd2deSVenkatesh Yadav Abbarapu #define BASE_GICD_BASE		U(0xF9010000)
1235bcbd2deSVenkatesh Yadav Abbarapu #define BASE_GICC_BASE		U(0xF9020000)
1245bcbd2deSVenkatesh Yadav Abbarapu #define BASE_GICH_BASE		U(0xF9040000)
1255bcbd2deSVenkatesh Yadav Abbarapu #define BASE_GICV_BASE		U(0xF9060000)
12699564393SJolly Shah 
12799564393SJolly Shah #if ZYNQMP_WDT_RESTART
12899564393SJolly Shah #define IRQ_SEC_IPI_APU		67
12999564393SJolly Shah #define IRQ_TTC3_1		77
1305bcbd2deSVenkatesh Yadav Abbarapu #define TTC3_BASE_ADDR		U(0xFF140000)
13199564393SJolly Shah #define TTC3_INTR_REGISTER_1	(TTC3_BASE_ADDR + 0x54)
13299564393SJolly Shah #define TTC3_INTR_ENABLE_1	(TTC3_BASE_ADDR + 0x60)
13399564393SJolly Shah #endif
13499564393SJolly Shah 
13599564393SJolly Shah #define ARM_IRQ_SEC_PHY_TIMER		29
13699564393SJolly Shah 
13799564393SJolly Shah #define ARM_IRQ_SEC_SGI_0		8
13899564393SJolly Shah #define ARM_IRQ_SEC_SGI_1		9
13999564393SJolly Shah #define ARM_IRQ_SEC_SGI_2		10
14099564393SJolly Shah #define ARM_IRQ_SEC_SGI_3		11
14199564393SJolly Shah #define ARM_IRQ_SEC_SGI_4		12
14299564393SJolly Shah #define ARM_IRQ_SEC_SGI_5		13
14399564393SJolly Shah #define ARM_IRQ_SEC_SGI_6		14
14499564393SJolly Shah #define ARM_IRQ_SEC_SGI_7		15
14599564393SJolly Shah 
146e8d61f7dSPrasad Kummari /* number of interrupt handlers. increase as required */
147e8d61f7dSPrasad Kummari #define MAX_INTR_EL3			2
14899564393SJolly Shah 
14999564393SJolly Shah /*******************************************************************************
15099564393SJolly Shah  * UART related constants
15199564393SJolly Shah  ******************************************************************************/
1525bcbd2deSVenkatesh Yadav Abbarapu #define ZYNQMP_UART0_BASE		U(0xFF000000)
1535bcbd2deSVenkatesh Yadav Abbarapu #define ZYNQMP_UART1_BASE		U(0xFF010000)
15499564393SJolly Shah 
15509a02ce0SPrasad Kummari /* Boot console */
156d2e00eeaSMaheedhar Bollapalli #if CONSOLE_IS(cadence) || CONSOLE_IS(dtb)
15704a48335SMichal Simek # define UART_BASE	ZYNQMP_UART0_BASE
158d2e00eeaSMaheedhar Bollapalli # define UART_TYPE	CONSOLE_CDNS
15904a48335SMichal Simek #elif CONSOLE_IS(cadence1)
16004a48335SMichal Simek # define UART_BASE	ZYNQMP_UART1_BASE
161d2e00eeaSMaheedhar Bollapalli # define UART_TYPE	CONSOLE_CDNS
162d2e00eeaSMaheedhar Bollapalli #elif CONSOLE_IS(dcc)
163d2e00eeaSMaheedhar Bollapalli # define UART_BASE	0x0
164d2e00eeaSMaheedhar Bollapalli # define UART_TYPE	CONSOLE_DCC
1656d413983SMichal Simek #elif CONSOLE_IS(none)
1666d413983SMichal Simek # define UART_TYPE	CONSOLE_NONE
16799564393SJolly Shah #else
16899564393SJolly Shah # error "invalid ZYNQMP_CONSOLE"
16999564393SJolly Shah #endif
17099564393SJolly Shah 
1714557ab69SPrasad Kummari /* Runtime console */
1724557ab69SPrasad Kummari #if defined(CONSOLE_RUNTIME)
173d2e00eeaSMaheedhar Bollapalli #if RT_CONSOLE_IS(cadence) || RT_CONSOLE_IS(dtb)
1744557ab69SPrasad Kummari # define RT_UART_BASE	ZYNQMP_UART0_BASE
175d2e00eeaSMaheedhar Bollapalli # define RT_UART_TYPE	CONSOLE_CDNS
1764557ab69SPrasad Kummari #elif RT_CONSOLE_IS(cadence1)
1774557ab69SPrasad Kummari # define RT_UART_BASE	ZYNQMP_UART1_BASE
178d2e00eeaSMaheedhar Bollapalli # define RT_UART_TYPE	CONSOLE_CDNS
179d2e00eeaSMaheedhar Bollapalli #elif RT_CONSOLE_IS(dcc)
180d2e00eeaSMaheedhar Bollapalli # define RT_UART_BASE	0x0
181d2e00eeaSMaheedhar Bollapalli # define RT_UART_TYPE	CONSOLE_DCC
1824557ab69SPrasad Kummari #else
1834557ab69SPrasad Kummari # error "invalid CONSOLE_RUNTIME"
1844557ab69SPrasad Kummari #endif
1854557ab69SPrasad Kummari #endif
1864557ab69SPrasad Kummari 
18799564393SJolly Shah /* Must be non zero */
18804a48335SMichal Simek #define UART_BAUDRATE		115200
18999564393SJolly Shah 
19099564393SJolly Shah /* Silicon version detection */
191*895e8029SMaheedhar Bollapalli #define ZYNQMP_SILICON_VER_MASK		U(0xF000)
19299564393SJolly Shah #define ZYNQMP_SILICON_VER_SHIFT	12
19399564393SJolly Shah #define ZYNQMP_CSU_VERSION_SILICON	0
194*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_VERSION_QEMU		U(3)
19599564393SJolly Shah 
196bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_RTL_VER_MASK		0xFF0U
19799564393SJolly Shah #define ZYNQMP_RTL_VER_SHIFT		4
19899564393SJolly Shah 
199bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_PS_VER_MASK		0xFU
20099564393SJolly Shah #define ZYNQMP_PS_VER_SHIFT		0
20199564393SJolly Shah 
2025bcbd2deSVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_BASEADDR		U(0xFFCA0000)
203*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_OFFSET	U(0x40)
20499564393SJolly Shah 
205*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT	U(0)
206*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_XILINX_ID_MASK	(U(0xFFF) << ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT)
207*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_XILINX_ID		U(0x093)
20899564393SJolly Shah 
209*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_SVD_SHIFT		U(12)
210*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_SVD_MASK		(0x7U << ZYNQMP_CSU_IDCODE_SVD_SHIFT)
211*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT	U(15)
212*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK	(U(0xF) << ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT)
213*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_SUB_FAMILY_SHIFT	U(19)
214*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_SUB_FAMILY_MASK	(U(0x3) << ZYNQMP_CSU_IDCODE_SUB_FAMILY_SHIFT)
215*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_FAMILY_SHIFT		U(21)
216*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_FAMILY_MASK		(U(0x7F) << ZYNQMP_CSU_IDCODE_FAMILY_SHIFT)
217*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_FAMILY		U(0x23)
21899564393SJolly Shah 
219*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_REVISION_SHIFT	U(28)
220*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_REVISION_MASK		(U(0xF) << ZYNQMP_CSU_IDCODE_REVISION_SHIFT)
221*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_IDCODE_REVISION		U(0)
22299564393SJolly Shah 
223*895e8029SMaheedhar Bollapalli #define ZYNQMP_CSU_VERSION_OFFSET	U(0x44)
22499564393SJolly Shah 
22599564393SJolly Shah /* Efuse */
2265bcbd2deSVenkatesh Yadav Abbarapu #define EFUSE_BASEADDR		U(0xFFCC0000)
22799564393SJolly Shah #define EFUSE_IPDISABLE_OFFSET	0x1018
228*895e8029SMaheedhar Bollapalli #define EFUSE_IPDISABLE_VERSION	U(0x1FF)
22999564393SJolly Shah #define ZYNQMP_EFUSE_IPDISABLE_SHIFT	20
23099564393SJolly Shah 
23199564393SJolly Shah /* Access control register defines */
23299564393SJolly Shah #define ACTLR_EL3_L2ACTLR_BIT	(1 << 6)
23399564393SJolly Shah #define ACTLR_EL3_CPUACTLR_BIT	(1 << 0)
23499564393SJolly Shah 
23599564393SJolly Shah #define FPD_SLCR_BASEADDR		U(0xFD610000)
23699564393SJolly Shah #define IOU_SLCR_BASEADDR		U(0xFF180000)
23799564393SJolly Shah 
23899564393SJolly Shah #define ZYNQMP_RPU_GLBL_CNTL			U(0xFF9A0000)
23999564393SJolly Shah #define ZYNQMP_RPU0_CFG				U(0xFF9A0100)
24099564393SJolly Shah #define ZYNQMP_RPU1_CFG				U(0xFF9A0200)
24199564393SJolly Shah #define ZYNQMP_SLSPLIT_MASK			U(0x08)
24299564393SJolly Shah #define ZYNQMP_TCM_COMB_MASK			U(0x40)
24399564393SJolly Shah #define ZYNQMP_SLCLAMP_MASK			U(0x10)
24499564393SJolly Shah #define ZYNQMP_VINITHI_MASK			U(0x04)
24599564393SJolly Shah 
24699564393SJolly Shah /* Tap delay bypass */
24799564393SJolly Shah #define IOU_TAPDLY_BYPASS			U(0XFF180390)
24899564393SJolly Shah #define TAP_DELAY_MASK				U(0x7)
24999564393SJolly Shah 
25099564393SJolly Shah /* SD DLL reset */
25199564393SJolly Shah #define ZYNQMP_SD_DLL_CTRL			U(0xFF180358)
25299564393SJolly Shah #define ZYNQMP_SD0_DLL_RST_MASK			U(0x00000004)
25399564393SJolly Shah #define ZYNQMP_SD0_DLL_RST			U(0x00000004)
25499564393SJolly Shah #define ZYNQMP_SD1_DLL_RST_MASK			U(0x00040000)
25599564393SJolly Shah #define ZYNQMP_SD1_DLL_RST			U(0x00040000)
25699564393SJolly Shah 
25799564393SJolly Shah /* SD tap delay */
25899564393SJolly Shah #define ZYNQMP_SD_DLL_CTRL			U(0xFF180358)
25999564393SJolly Shah #define ZYNQMP_SD_ITAP_DLY			U(0xFF180314)
26099564393SJolly Shah #define ZYNQMP_SD_OTAP_DLY			U(0xFF180318)
26199564393SJolly Shah #define ZYNQMP_SD_TAP_OFFSET			U(16)
26299564393SJolly Shah #define ZYNQMP_SD_ITAPCHGWIN_MASK		U(0x200)
26399564393SJolly Shah #define ZYNQMP_SD_ITAPCHGWIN			U(0x200)
26499564393SJolly Shah #define ZYNQMP_SD_ITAPDLYENA_MASK		U(0x100)
26599564393SJolly Shah #define ZYNQMP_SD_ITAPDLYENA			U(0x100)
26699564393SJolly Shah #define ZYNQMP_SD_ITAPDLYSEL_MASK		U(0xFF)
26799564393SJolly Shah #define ZYNQMP_SD_OTAPDLYSEL_MASK		U(0x3F)
26899564393SJolly Shah #define ZYNQMP_SD_OTAPDLYENA_MASK		U(0x40)
26999564393SJolly Shah #define ZYNQMP_SD_OTAPDLYENA			U(0x40)
27099564393SJolly Shah 
27199564393SJolly Shah /* Clock control registers */
27299564393SJolly Shah /* Full power domain clocks */
27399564393SJolly Shah #define CRF_APB_APLL_CTRL		(CRF_APB_CLK_BASE + 0x00)
27499564393SJolly Shah #define CRF_APB_DPLL_CTRL		(CRF_APB_CLK_BASE + 0x0c)
27599564393SJolly Shah #define CRF_APB_VPLL_CTRL		(CRF_APB_CLK_BASE + 0x18)
27699564393SJolly Shah #define CRF_APB_PLL_STATUS		(CRF_APB_CLK_BASE + 0x24)
27799564393SJolly Shah #define CRF_APB_APLL_TO_LPD_CTRL	(CRF_APB_CLK_BASE + 0x28)
27899564393SJolly Shah #define CRF_APB_DPLL_TO_LPD_CTRL	(CRF_APB_CLK_BASE + 0x2c)
27999564393SJolly Shah #define CRF_APB_VPLL_TO_LPD_CTRL	(CRF_APB_CLK_BASE + 0x30)
28099564393SJolly Shah /* Peripheral clocks */
28199564393SJolly Shah #define CRF_APB_ACPU_CTRL		(CRF_APB_CLK_BASE + 0x40)
28299564393SJolly Shah #define CRF_APB_DBG_TRACE_CTRL		(CRF_APB_CLK_BASE + 0x44)
28399564393SJolly Shah #define CRF_APB_DBG_FPD_CTRL		(CRF_APB_CLK_BASE + 0x48)
28499564393SJolly Shah #define CRF_APB_DP_VIDEO_REF_CTRL	(CRF_APB_CLK_BASE + 0x50)
28599564393SJolly Shah #define CRF_APB_DP_AUDIO_REF_CTRL	(CRF_APB_CLK_BASE + 0x54)
28699564393SJolly Shah #define CRF_APB_DP_STC_REF_CTRL		(CRF_APB_CLK_BASE + 0x5c)
28799564393SJolly Shah #define CRF_APB_DDR_CTRL		(CRF_APB_CLK_BASE + 0x60)
28899564393SJolly Shah #define CRF_APB_GPU_REF_CTRL		(CRF_APB_CLK_BASE + 0x64)
28999564393SJolly Shah #define CRF_APB_SATA_REF_CTRL		(CRF_APB_CLK_BASE + 0x80)
29099564393SJolly Shah #define CRF_APB_PCIE_REF_CTRL		(CRF_APB_CLK_BASE + 0x94)
29199564393SJolly Shah #define CRF_APB_GDMA_REF_CTRL		(CRF_APB_CLK_BASE + 0x98)
29299564393SJolly Shah #define CRF_APB_DPDMA_REF_CTRL		(CRF_APB_CLK_BASE + 0x9c)
29399564393SJolly Shah #define CRF_APB_TOPSW_MAIN_CTRL		(CRF_APB_CLK_BASE + 0xa0)
29499564393SJolly Shah #define CRF_APB_TOPSW_LSBUS_CTRL	(CRF_APB_CLK_BASE + 0xa4)
29599564393SJolly Shah #define CRF_APB_GTGREF0_REF_CTRL	(CRF_APB_CLK_BASE + 0xa8)
29699564393SJolly Shah #define CRF_APB_DBG_TSTMP_CTRL		(CRF_APB_CLK_BASE + 0xd8)
29799564393SJolly Shah 
29899564393SJolly Shah /* Low power domain clocks */
29999564393SJolly Shah #define CRL_APB_IOPLL_CTRL		(CRL_APB_CLK_BASE + 0x00)
30099564393SJolly Shah #define CRL_APB_RPLL_CTRL		(CRL_APB_CLK_BASE + 0x10)
30199564393SJolly Shah #define CRL_APB_PLL_STATUS		(CRL_APB_CLK_BASE + 0x20)
30299564393SJolly Shah #define CRL_APB_IOPLL_TO_FPD_CTRL	(CRL_APB_CLK_BASE + 0x24)
30399564393SJolly Shah #define CRL_APB_RPLL_TO_FPD_CTRL	(CRL_APB_CLK_BASE + 0x28)
30499564393SJolly Shah /* Peripheral clocks */
30599564393SJolly Shah #define CRL_APB_USB3_DUAL_REF_CTRL	(CRL_APB_CLK_BASE + 0x2c)
30699564393SJolly Shah #define CRL_APB_GEM0_REF_CTRL		(CRL_APB_CLK_BASE + 0x30)
30799564393SJolly Shah #define CRL_APB_GEM1_REF_CTRL		(CRL_APB_CLK_BASE + 0x34)
30899564393SJolly Shah #define CRL_APB_GEM2_REF_CTRL		(CRL_APB_CLK_BASE + 0x38)
30999564393SJolly Shah #define CRL_APB_GEM3_REF_CTRL		(CRL_APB_CLK_BASE + 0x3c)
31099564393SJolly Shah #define CRL_APB_USB0_BUS_REF_CTRL	(CRL_APB_CLK_BASE + 0x40)
31199564393SJolly Shah #define CRL_APB_USB1_BUS_REF_CTRL	(CRL_APB_CLK_BASE + 0x44)
31299564393SJolly Shah #define CRL_APB_QSPI_REF_CTRL		(CRL_APB_CLK_BASE + 0x48)
31399564393SJolly Shah #define CRL_APB_SDIO0_REF_CTRL		(CRL_APB_CLK_BASE + 0x4c)
31499564393SJolly Shah #define CRL_APB_SDIO1_REF_CTRL		(CRL_APB_CLK_BASE + 0x50)
31599564393SJolly Shah #define CRL_APB_UART0_REF_CTRL		(CRL_APB_CLK_BASE + 0x54)
31699564393SJolly Shah #define CRL_APB_UART1_REF_CTRL		(CRL_APB_CLK_BASE + 0x58)
31799564393SJolly Shah #define CRL_APB_SPI0_REF_CTRL		(CRL_APB_CLK_BASE + 0x5c)
31899564393SJolly Shah #define CRL_APB_SPI1_REF_CTRL		(CRL_APB_CLK_BASE + 0x60)
31999564393SJolly Shah #define CRL_APB_CAN0_REF_CTRL		(CRL_APB_CLK_BASE + 0x64)
32099564393SJolly Shah #define CRL_APB_CAN1_REF_CTRL		(CRL_APB_CLK_BASE + 0x68)
32199564393SJolly Shah #define CRL_APB_CPU_R5_CTRL		(CRL_APB_CLK_BASE + 0x70)
32299564393SJolly Shah #define CRL_APB_IOU_SWITCH_CTRL		(CRL_APB_CLK_BASE + 0x7c)
32399564393SJolly Shah #define CRL_APB_CSU_PLL_CTRL		(CRL_APB_CLK_BASE + 0x80)
32499564393SJolly Shah #define CRL_APB_PCAP_CTRL		(CRL_APB_CLK_BASE + 0x84)
32599564393SJolly Shah #define CRL_APB_LPD_SWITCH_CTRL		(CRL_APB_CLK_BASE + 0x88)
32699564393SJolly Shah #define CRL_APB_LPD_LSBUS_CTRL		(CRL_APB_CLK_BASE + 0x8c)
32799564393SJolly Shah #define CRL_APB_DBG_LPD_CTRL		(CRL_APB_CLK_BASE + 0x90)
32899564393SJolly Shah #define CRL_APB_NAND_REF_CTRL		(CRL_APB_CLK_BASE + 0x94)
32999564393SJolly Shah #define CRL_APB_ADMA_REF_CTRL		(CRL_APB_CLK_BASE + 0x98)
33099564393SJolly Shah #define CRL_APB_PL0_REF_CTRL		(CRL_APB_CLK_BASE + 0xa0)
33199564393SJolly Shah #define CRL_APB_PL1_REF_CTRL		(CRL_APB_CLK_BASE + 0xa4)
33299564393SJolly Shah #define CRL_APB_PL2_REF_CTRL		(CRL_APB_CLK_BASE + 0xa8)
33399564393SJolly Shah #define CRL_APB_PL3_REF_CTRL		(CRL_APB_CLK_BASE + 0xac)
33499564393SJolly Shah #define CRL_APB_PL0_THR_CNT		(CRL_APB_CLK_BASE + 0xb4)
33599564393SJolly Shah #define CRL_APB_PL1_THR_CNT		(CRL_APB_CLK_BASE + 0xbc)
33699564393SJolly Shah #define CRL_APB_PL2_THR_CNT		(CRL_APB_CLK_BASE + 0xc4)
33799564393SJolly Shah #define CRL_APB_PL3_THR_CNT		(CRL_APB_CLK_BASE + 0xdc)
33899564393SJolly Shah #define CRL_APB_GEM_TSU_REF_CTRL	(CRL_APB_CLK_BASE + 0xe0)
33999564393SJolly Shah #define CRL_APB_DLL_REF_CTRL		(CRL_APB_CLK_BASE + 0xe4)
34099564393SJolly Shah #define CRL_APB_AMS_REF_CTRL		(CRL_APB_CLK_BASE + 0xe8)
34199564393SJolly Shah #define CRL_APB_I2C0_REF_CTRL		(CRL_APB_CLK_BASE + 0x100)
34299564393SJolly Shah #define CRL_APB_I2C1_REF_CTRL		(CRL_APB_CLK_BASE + 0x104)
34399564393SJolly Shah #define CRL_APB_TIMESTAMP_REF_CTRL	(CRL_APB_CLK_BASE + 0x108)
34499564393SJolly Shah #define IOU_SLCR_GEM_CLK_CTRL		(IOU_SLCR_BASEADDR + 0x308)
34599564393SJolly Shah #define IOU_SLCR_CAN_MIO_CTRL		(IOU_SLCR_BASEADDR + 0x304)
34699564393SJolly Shah #define FPD_SLCR_WDT_CLK_SEL		(FPD_SLCR_BASEADDR + 0x100)
347b3ce966aSMounika Grace Akula #define IOU_SLCR_WDT_CLK_SEL		(IOU_SLCR_BASEADDR + 0x300)
34899564393SJolly Shah 
34999564393SJolly Shah /* Global general storage register base address */
350*895e8029SMaheedhar Bollapalli #define GGS_BASEADDR		U(0xFFD80030)
35199564393SJolly Shah #define GGS_NUM_REGS		U(4)
35299564393SJolly Shah 
35399564393SJolly Shah /* Persistent global general storage register base address */
354*895e8029SMaheedhar Bollapalli #define PGGS_BASEADDR		U(0xFFD80050)
35599564393SJolly Shah #define PGGS_NUM_REGS		U(4)
35699564393SJolly Shah 
357a7379a2aSTejas Patel /* PMU GGS4 register 4 is used for warm restart boot health status */
358a7379a2aSTejas Patel #define PMU_GLOBAL_GEN_STORAGE4			(GGS_BASEADDR + 0x10)
359a7379a2aSTejas Patel /* Warm restart boot health status mask */
36099564393SJolly Shah #define PM_BOOT_HEALTH_STATUS_MASK		U(0x01)
3610a67923bSWill Wong /* WDT restart scope shift and mask */
3620a67923bSWill Wong #define RESTART_SCOPE_SHIFT			(3)
363*895e8029SMaheedhar Bollapalli #define RESTART_SCOPE_MASK			(U(0x3) << RESTART_SCOPE_SHIFT)
36499564393SJolly Shah 
36599564393SJolly Shah /* AFI registers */
36699564393SJolly Shah #define  AFIFM6_WRCTRL		U(13)
36799564393SJolly Shah #define  FABRIC_WIDTH		U(3)
36899564393SJolly Shah 
369d716f045SKalyani Akula /* CSUDMA Module Base Address*/
3705bcbd2deSVenkatesh Yadav Abbarapu #define CSUDMA_BASE		U(0xFFC80000)
371d716f045SKalyani Akula 
372d716f045SKalyani Akula /* RSA-CORE Module Base Address*/
3735bcbd2deSVenkatesh Yadav Abbarapu #define RSA_CORE_BASE		U(0xFFCE0000)
374d716f045SKalyani Akula 
37599564393SJolly Shah #endif /* ZYNQMP_DEF_H */
376