xref: /rk3399_ARM-atf/plat/xilinx/zynqmp/include/zynqmp_def.h (revision 4557ab69fe371137d44f8a0ee6bb2129886ab6cd)
199564393SJolly Shah /*
2619bc13eSMichal Simek  * Copyright (c) 2014-2020, Arm Limited and Contributors. All rights reserved.
399564393SJolly Shah  *
499564393SJolly Shah  * SPDX-License-Identifier: BSD-3-Clause
599564393SJolly Shah  */
699564393SJolly Shah 
799564393SJolly Shah #ifndef ZYNQMP_DEF_H
899564393SJolly Shah #define ZYNQMP_DEF_H
999564393SJolly Shah 
1053adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h>
1199564393SJolly Shah #include <plat/common/common_def.h>
1299564393SJolly Shah 
1399564393SJolly Shah #define ZYNQMP_CONSOLE_ID_cadence	1
1499564393SJolly Shah #define ZYNQMP_CONSOLE_ID_cadence0	1
1599564393SJolly Shah #define ZYNQMP_CONSOLE_ID_cadence1	2
1699564393SJolly Shah #define ZYNQMP_CONSOLE_ID_dcc		3
1799564393SJolly Shah 
1804a48335SMichal Simek #define CONSOLE_IS(con)	(ZYNQMP_CONSOLE_ID_ ## con == ZYNQMP_CONSOLE)
1999564393SJolly Shah 
20*4557ab69SPrasad Kummari /* Runtime console */
21*4557ab69SPrasad Kummari #define RT_CONSOLE_ID_cadence	1
22*4557ab69SPrasad Kummari #define RT_CONSOLE_ID_cadence0	1
23*4557ab69SPrasad Kummari #define RT_CONSOLE_ID_cadence1	2
24*4557ab69SPrasad Kummari #define RT_CONSOLE_ID_dcc	3
25*4557ab69SPrasad Kummari #define RT_CONSOLE_ID_dtb	4
26*4557ab69SPrasad Kummari 
27*4557ab69SPrasad Kummari #define RT_CONSOLE_IS(con)	(RT_CONSOLE_ID_ ## con == CONSOLE_RUNTIME)
28*4557ab69SPrasad Kummari 
299f0ddae3SRajan Vaja /* Default counter frequency */
309f0ddae3SRajan Vaja #define ZYNQMP_DEFAULT_COUNTER_FREQ	0U
319f0ddae3SRajan Vaja 
3299564393SJolly Shah /* Firmware Image Package */
3399564393SJolly Shah #define ZYNQMP_PRIMARY_CPU		0
3499564393SJolly Shah 
3599564393SJolly Shah /* Memory location options for Shared data and TSP in ZYNQMP */
3699564393SJolly Shah #define ZYNQMP_IN_TRUSTED_SRAM		0
3799564393SJolly Shah #define ZYNQMP_IN_TRUSTED_DRAM		1
3899564393SJolly Shah 
3999564393SJolly Shah /*******************************************************************************
4099564393SJolly Shah  * ZYNQMP memory map related constants
4199564393SJolly Shah  ******************************************************************************/
4299564393SJolly Shah /* Aggregate of all devices in the first GB */
4399564393SJolly Shah #define DEVICE0_BASE		U(0xFF000000)
4499564393SJolly Shah #define DEVICE0_SIZE		U(0x00E00000)
4599564393SJolly Shah #define DEVICE1_BASE		U(0xF9000000)
4699564393SJolly Shah #define DEVICE1_SIZE		U(0x00800000)
4799564393SJolly Shah 
4899564393SJolly Shah /* For cpu reset APU space here too 0xFE5F1000 CRF_APB*/
4999564393SJolly Shah #define CRF_APB_BASE		U(0xFD1A0000)
5099564393SJolly Shah #define CRF_APB_SIZE		U(0x00600000)
5199564393SJolly Shah #define CRF_APB_CLK_BASE	U(0xFD1A0020)
5299564393SJolly Shah 
5399564393SJolly Shah /* CRF registers and bitfields */
5499564393SJolly Shah #define CRF_APB_RST_FPD_APU	(CRF_APB_BASE + 0X00000104)
5599564393SJolly Shah 
5699564393SJolly Shah #define CRF_APB_RST_FPD_APU_ACPU_RESET		(U(1) << 0)
5799564393SJolly Shah #define CRF_APB_RST_FPD_APU_ACPU_PWRON_RESET	(U(1) << 10)
5899564393SJolly Shah 
5999564393SJolly Shah /* CRL registers and bitfields */
6099564393SJolly Shah #define CRL_APB_BASE			U(0xFF5E0000)
6199564393SJolly Shah #define CRL_APB_BOOT_MODE_USER		(CRL_APB_BASE + 0x200)
6299564393SJolly Shah #define CRL_APB_RESET_CTRL		(CRL_APB_BASE + 0x218)
6399564393SJolly Shah #define CRL_APB_RST_LPD_TOP		(CRL_APB_BASE + 0x23C)
6499564393SJolly Shah #define CRL_APB_BOOT_PIN_CTRL		(CRL_APB_BASE + U(0x250))
6599564393SJolly Shah #define CRL_APB_CLK_BASE		U(0xFF5E0020)
6699564393SJolly Shah 
6799564393SJolly Shah #define CRL_APB_RPU_AMBA_RESET		(U(1) << 2)
6899564393SJolly Shah #define CRL_APB_RPLL_CTRL_BYPASS	(U(1) << 3)
6999564393SJolly Shah 
7099564393SJolly Shah #define CRL_APB_RESET_CTRL_SOFT_RESET	(U(1) << 4)
7199564393SJolly Shah 
7299564393SJolly Shah #define CRL_APB_BOOT_MODE_MASK		(U(0xf) << 0)
7399564393SJolly Shah #define CRL_APB_BOOT_PIN_MASK		(U(0xf0f) << 0)
7499564393SJolly Shah #define CRL_APB_BOOT_DRIVE_PIN_1_SHIFT	U(9)
7599564393SJolly Shah #define CRL_APB_BOOT_ENABLE_PIN_1_SHIFT	U(1)
7699564393SJolly Shah #define CRL_APB_BOOT_ENABLE_PIN_1	(U(0x1) << \
7799564393SJolly Shah 					CRL_APB_BOOT_ENABLE_PIN_1_SHIFT)
7899564393SJolly Shah #define CRL_APB_BOOT_DRIVE_PIN_1	(U(0x1) << \
7999564393SJolly Shah 					CRL_APB_BOOT_DRIVE_PIN_1_SHIFT)
8099564393SJolly Shah #define ZYNQMP_BOOTMODE_JTAG		U(0)
8199564393SJolly Shah #define ZYNQMP_ULPI_RESET_VAL_HIGH	(CRL_APB_BOOT_ENABLE_PIN_1 | \
8299564393SJolly Shah 					 CRL_APB_BOOT_DRIVE_PIN_1)
8399564393SJolly Shah #define ZYNQMP_ULPI_RESET_VAL_LOW	CRL_APB_BOOT_ENABLE_PIN_1
8499564393SJolly Shah 
8599564393SJolly Shah /* system counter registers and bitfields */
865bcbd2deSVenkatesh Yadav Abbarapu #define IOU_SCNTRS_BASE			U(0xFF260000)
8799564393SJolly Shah #define IOU_SCNTRS_BASEFREQ		(IOU_SCNTRS_BASE + 0x20)
8899564393SJolly Shah 
8999564393SJolly Shah /* APU registers and bitfields */
905bcbd2deSVenkatesh Yadav Abbarapu #define APU_BASE		U(0xFD5C0000)
9199564393SJolly Shah #define APU_CONFIG_0		(APU_BASE + 0x20)
9299564393SJolly Shah #define APU_RVBAR_L_0		(APU_BASE + 0x40)
9399564393SJolly Shah #define APU_RVBAR_H_0		(APU_BASE + 0x44)
9499564393SJolly Shah #define APU_PWRCTL		(APU_BASE + 0x90)
9599564393SJolly Shah 
9699564393SJolly Shah #define APU_CONFIG_0_VINITHI_SHIFT	8
9799564393SJolly Shah #define APU_0_PWRCTL_CPUPWRDWNREQ_MASK		1
9899564393SJolly Shah #define APU_1_PWRCTL_CPUPWRDWNREQ_MASK		2
9999564393SJolly Shah #define APU_2_PWRCTL_CPUPWRDWNREQ_MASK		4
10099564393SJolly Shah #define APU_3_PWRCTL_CPUPWRDWNREQ_MASK		8
10199564393SJolly Shah 
10299564393SJolly Shah /* PMU registers and bitfields */
1035bcbd2deSVenkatesh Yadav Abbarapu #define PMU_GLOBAL_BASE			U(0xFFD80000)
10499564393SJolly Shah #define PMU_GLOBAL_CNTRL		(PMU_GLOBAL_BASE + 0)
10599564393SJolly Shah #define PMU_GLOBAL_GEN_STORAGE6		(PMU_GLOBAL_BASE + 0x48)
10699564393SJolly Shah #define PMU_GLOBAL_REQ_PWRUP_STATUS	(PMU_GLOBAL_BASE + 0x110)
10799564393SJolly Shah #define PMU_GLOBAL_REQ_PWRUP_EN		(PMU_GLOBAL_BASE + 0x118)
10899564393SJolly Shah #define PMU_GLOBAL_REQ_PWRUP_DIS	(PMU_GLOBAL_BASE + 0x11c)
10999564393SJolly Shah #define PMU_GLOBAL_REQ_PWRUP_TRIG	(PMU_GLOBAL_BASE + 0x120)
11099564393SJolly Shah 
11199564393SJolly Shah #define PMU_GLOBAL_CNTRL_FW_IS_PRESENT	(1 << 4)
11299564393SJolly Shah 
11399564393SJolly Shah /*******************************************************************************
11499564393SJolly Shah  * CCI-400 related constants
11599564393SJolly Shah  ******************************************************************************/
1165bcbd2deSVenkatesh Yadav Abbarapu #define PLAT_ARM_CCI_BASE		U(0xFD6E0000)
11799564393SJolly Shah #define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX	3
11899564393SJolly Shah #define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX	4
11999564393SJolly Shah 
12099564393SJolly Shah /*******************************************************************************
12199564393SJolly Shah  * GIC-400 & interrupt handling related constants
12299564393SJolly Shah  ******************************************************************************/
1235bcbd2deSVenkatesh Yadav Abbarapu #define BASE_GICD_BASE		U(0xF9010000)
1245bcbd2deSVenkatesh Yadav Abbarapu #define BASE_GICC_BASE		U(0xF9020000)
1255bcbd2deSVenkatesh Yadav Abbarapu #define BASE_GICH_BASE		U(0xF9040000)
1265bcbd2deSVenkatesh Yadav Abbarapu #define BASE_GICV_BASE		U(0xF9060000)
12799564393SJolly Shah 
12899564393SJolly Shah #if ZYNQMP_WDT_RESTART
12999564393SJolly Shah #define IRQ_SEC_IPI_APU		67
13099564393SJolly Shah #define IRQ_TTC3_1		77
1315bcbd2deSVenkatesh Yadav Abbarapu #define TTC3_BASE_ADDR		U(0xFF140000)
13299564393SJolly Shah #define TTC3_INTR_REGISTER_1	(TTC3_BASE_ADDR + 0x54)
13399564393SJolly Shah #define TTC3_INTR_ENABLE_1	(TTC3_BASE_ADDR + 0x60)
13499564393SJolly Shah #endif
13599564393SJolly Shah 
13699564393SJolly Shah #define ARM_IRQ_SEC_PHY_TIMER		29
13799564393SJolly Shah 
13899564393SJolly Shah #define ARM_IRQ_SEC_SGI_0		8
13999564393SJolly Shah #define ARM_IRQ_SEC_SGI_1		9
14099564393SJolly Shah #define ARM_IRQ_SEC_SGI_2		10
14199564393SJolly Shah #define ARM_IRQ_SEC_SGI_3		11
14299564393SJolly Shah #define ARM_IRQ_SEC_SGI_4		12
14399564393SJolly Shah #define ARM_IRQ_SEC_SGI_5		13
14499564393SJolly Shah #define ARM_IRQ_SEC_SGI_6		14
14599564393SJolly Shah #define ARM_IRQ_SEC_SGI_7		15
14699564393SJolly Shah 
147e8d61f7dSPrasad Kummari /* number of interrupt handlers. increase as required */
148e8d61f7dSPrasad Kummari #define MAX_INTR_EL3			2
14999564393SJolly Shah 
15099564393SJolly Shah /*******************************************************************************
15199564393SJolly Shah  * UART related constants
15299564393SJolly Shah  ******************************************************************************/
1535bcbd2deSVenkatesh Yadav Abbarapu #define ZYNQMP_UART0_BASE		U(0xFF000000)
1545bcbd2deSVenkatesh Yadav Abbarapu #define ZYNQMP_UART1_BASE		U(0xFF010000)
15599564393SJolly Shah 
15604a48335SMichal Simek #if CONSOLE_IS(cadence) || CONSOLE_IS(dcc)
15704a48335SMichal Simek # define UART_BASE	ZYNQMP_UART0_BASE
15804a48335SMichal Simek #elif CONSOLE_IS(cadence1)
15904a48335SMichal Simek # define UART_BASE	ZYNQMP_UART1_BASE
16099564393SJolly Shah #else
16199564393SJolly Shah # error "invalid ZYNQMP_CONSOLE"
16299564393SJolly Shah #endif
16399564393SJolly Shah 
164*4557ab69SPrasad Kummari /* Runtime console */
165*4557ab69SPrasad Kummari #if defined(CONSOLE_RUNTIME)
166*4557ab69SPrasad Kummari #if RT_CONSOLE_IS(cadence) || RT_CONSOLE_IS(dcc) || RT_CONSOLE_IS(dtb)
167*4557ab69SPrasad Kummari # define RT_UART_BASE	ZYNQMP_UART0_BASE
168*4557ab69SPrasad Kummari #elif RT_CONSOLE_IS(cadence1)
169*4557ab69SPrasad Kummari # define RT_UART_BASE	ZYNQMP_UART1_BASE
170*4557ab69SPrasad Kummari #else
171*4557ab69SPrasad Kummari # error "invalid CONSOLE_RUNTIME"
172*4557ab69SPrasad Kummari #endif
173*4557ab69SPrasad Kummari #endif
174*4557ab69SPrasad Kummari 
17599564393SJolly Shah /* Must be non zero */
17604a48335SMichal Simek #define UART_BAUDRATE		115200
17799564393SJolly Shah 
17899564393SJolly Shah /* Silicon version detection */
17999564393SJolly Shah #define ZYNQMP_SILICON_VER_MASK		0xF000
18099564393SJolly Shah #define ZYNQMP_SILICON_VER_SHIFT	12
18199564393SJolly Shah #define ZYNQMP_CSU_VERSION_SILICON	0
18299564393SJolly Shah #define ZYNQMP_CSU_VERSION_QEMU		3
18399564393SJolly Shah 
184bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_RTL_VER_MASK		0xFF0U
18599564393SJolly Shah #define ZYNQMP_RTL_VER_SHIFT		4
18699564393SJolly Shah 
187bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_PS_VER_MASK		0xFU
18899564393SJolly Shah #define ZYNQMP_PS_VER_SHIFT		0
18999564393SJolly Shah 
1905bcbd2deSVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_BASEADDR		U(0xFFCA0000)
191bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_OFFSET	0x40U
19299564393SJolly Shah 
193bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT	0U
194bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_XILINX_ID_MASK	(0xFFFU << \
19599564393SJolly Shah 					ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT)
19699564393SJolly Shah #define ZYNQMP_CSU_IDCODE_XILINX_ID		0x093
19799564393SJolly Shah 
198bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_SVD_SHIFT		12U
199bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_SVD_MASK		(0x7U << \
20099564393SJolly Shah 						 ZYNQMP_CSU_IDCODE_SVD_SHIFT)
201bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT	15U
202bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK	(0xFU << \
20399564393SJolly Shah 					ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT)
204bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_SUB_FAMILY_SHIFT	19U
205bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_SUB_FAMILY_MASK	(0x3U << \
20699564393SJolly Shah 					ZYNQMP_CSU_IDCODE_SUB_FAMILY_SHIFT)
207bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_FAMILY_SHIFT		21U
208bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_FAMILY_MASK		(0x7FU << \
20999564393SJolly Shah 					ZYNQMP_CSU_IDCODE_FAMILY_SHIFT)
21099564393SJolly Shah #define ZYNQMP_CSU_IDCODE_FAMILY		0x23
21199564393SJolly Shah 
212bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_REVISION_SHIFT	28U
213bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_REVISION_MASK		(0xFU << \
21499564393SJolly Shah 					ZYNQMP_CSU_IDCODE_REVISION_SHIFT)
215bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_IDCODE_REVISION		0U
21699564393SJolly Shah 
217bfd7c881SVenkatesh Yadav Abbarapu #define ZYNQMP_CSU_VERSION_OFFSET	0x44U
21899564393SJolly Shah 
21999564393SJolly Shah /* Efuse */
2205bcbd2deSVenkatesh Yadav Abbarapu #define EFUSE_BASEADDR		U(0xFFCC0000)
22199564393SJolly Shah #define EFUSE_IPDISABLE_OFFSET	0x1018
22299564393SJolly Shah #define EFUSE_IPDISABLE_VERSION	0x1FFU
22399564393SJolly Shah #define ZYNQMP_EFUSE_IPDISABLE_SHIFT	20
22499564393SJolly Shah 
22599564393SJolly Shah /* Access control register defines */
22699564393SJolly Shah #define ACTLR_EL3_L2ACTLR_BIT	(1 << 6)
22799564393SJolly Shah #define ACTLR_EL3_CPUACTLR_BIT	(1 << 0)
22899564393SJolly Shah 
22999564393SJolly Shah #define FPD_SLCR_BASEADDR		U(0xFD610000)
23099564393SJolly Shah #define IOU_SLCR_BASEADDR		U(0xFF180000)
23199564393SJolly Shah 
23299564393SJolly Shah #define ZYNQMP_RPU_GLBL_CNTL			U(0xFF9A0000)
23399564393SJolly Shah #define ZYNQMP_RPU0_CFG				U(0xFF9A0100)
23499564393SJolly Shah #define ZYNQMP_RPU1_CFG				U(0xFF9A0200)
23599564393SJolly Shah #define ZYNQMP_SLSPLIT_MASK			U(0x08)
23699564393SJolly Shah #define ZYNQMP_TCM_COMB_MASK			U(0x40)
23799564393SJolly Shah #define ZYNQMP_SLCLAMP_MASK			U(0x10)
23899564393SJolly Shah #define ZYNQMP_VINITHI_MASK			U(0x04)
23999564393SJolly Shah 
24099564393SJolly Shah /* Tap delay bypass */
24199564393SJolly Shah #define IOU_TAPDLY_BYPASS			U(0XFF180390)
24299564393SJolly Shah #define TAP_DELAY_MASK				U(0x7)
24399564393SJolly Shah 
24499564393SJolly Shah /* SD DLL reset */
24599564393SJolly Shah #define ZYNQMP_SD_DLL_CTRL			U(0xFF180358)
24699564393SJolly Shah #define ZYNQMP_SD0_DLL_RST_MASK			U(0x00000004)
24799564393SJolly Shah #define ZYNQMP_SD0_DLL_RST			U(0x00000004)
24899564393SJolly Shah #define ZYNQMP_SD1_DLL_RST_MASK			U(0x00040000)
24999564393SJolly Shah #define ZYNQMP_SD1_DLL_RST			U(0x00040000)
25099564393SJolly Shah 
25199564393SJolly Shah /* SD tap delay */
25299564393SJolly Shah #define ZYNQMP_SD_DLL_CTRL			U(0xFF180358)
25399564393SJolly Shah #define ZYNQMP_SD_ITAP_DLY			U(0xFF180314)
25499564393SJolly Shah #define ZYNQMP_SD_OTAP_DLY			U(0xFF180318)
25599564393SJolly Shah #define ZYNQMP_SD_TAP_OFFSET			U(16)
25699564393SJolly Shah #define ZYNQMP_SD_ITAPCHGWIN_MASK		U(0x200)
25799564393SJolly Shah #define ZYNQMP_SD_ITAPCHGWIN			U(0x200)
25899564393SJolly Shah #define ZYNQMP_SD_ITAPDLYENA_MASK		U(0x100)
25999564393SJolly Shah #define ZYNQMP_SD_ITAPDLYENA			U(0x100)
26099564393SJolly Shah #define ZYNQMP_SD_ITAPDLYSEL_MASK		U(0xFF)
26199564393SJolly Shah #define ZYNQMP_SD_OTAPDLYSEL_MASK		U(0x3F)
26299564393SJolly Shah #define ZYNQMP_SD_OTAPDLYENA_MASK		U(0x40)
26399564393SJolly Shah #define ZYNQMP_SD_OTAPDLYENA			U(0x40)
26499564393SJolly Shah 
26599564393SJolly Shah /* Clock control registers */
26699564393SJolly Shah /* Full power domain clocks */
26799564393SJolly Shah #define CRF_APB_APLL_CTRL		(CRF_APB_CLK_BASE + 0x00)
26899564393SJolly Shah #define CRF_APB_DPLL_CTRL		(CRF_APB_CLK_BASE + 0x0c)
26999564393SJolly Shah #define CRF_APB_VPLL_CTRL		(CRF_APB_CLK_BASE + 0x18)
27099564393SJolly Shah #define CRF_APB_PLL_STATUS		(CRF_APB_CLK_BASE + 0x24)
27199564393SJolly Shah #define CRF_APB_APLL_TO_LPD_CTRL	(CRF_APB_CLK_BASE + 0x28)
27299564393SJolly Shah #define CRF_APB_DPLL_TO_LPD_CTRL	(CRF_APB_CLK_BASE + 0x2c)
27399564393SJolly Shah #define CRF_APB_VPLL_TO_LPD_CTRL	(CRF_APB_CLK_BASE + 0x30)
27499564393SJolly Shah /* Peripheral clocks */
27599564393SJolly Shah #define CRF_APB_ACPU_CTRL		(CRF_APB_CLK_BASE + 0x40)
27699564393SJolly Shah #define CRF_APB_DBG_TRACE_CTRL		(CRF_APB_CLK_BASE + 0x44)
27799564393SJolly Shah #define CRF_APB_DBG_FPD_CTRL		(CRF_APB_CLK_BASE + 0x48)
27899564393SJolly Shah #define CRF_APB_DP_VIDEO_REF_CTRL	(CRF_APB_CLK_BASE + 0x50)
27999564393SJolly Shah #define CRF_APB_DP_AUDIO_REF_CTRL	(CRF_APB_CLK_BASE + 0x54)
28099564393SJolly Shah #define CRF_APB_DP_STC_REF_CTRL		(CRF_APB_CLK_BASE + 0x5c)
28199564393SJolly Shah #define CRF_APB_DDR_CTRL		(CRF_APB_CLK_BASE + 0x60)
28299564393SJolly Shah #define CRF_APB_GPU_REF_CTRL		(CRF_APB_CLK_BASE + 0x64)
28399564393SJolly Shah #define CRF_APB_SATA_REF_CTRL		(CRF_APB_CLK_BASE + 0x80)
28499564393SJolly Shah #define CRF_APB_PCIE_REF_CTRL		(CRF_APB_CLK_BASE + 0x94)
28599564393SJolly Shah #define CRF_APB_GDMA_REF_CTRL		(CRF_APB_CLK_BASE + 0x98)
28699564393SJolly Shah #define CRF_APB_DPDMA_REF_CTRL		(CRF_APB_CLK_BASE + 0x9c)
28799564393SJolly Shah #define CRF_APB_TOPSW_MAIN_CTRL		(CRF_APB_CLK_BASE + 0xa0)
28899564393SJolly Shah #define CRF_APB_TOPSW_LSBUS_CTRL	(CRF_APB_CLK_BASE + 0xa4)
28999564393SJolly Shah #define CRF_APB_GTGREF0_REF_CTRL	(CRF_APB_CLK_BASE + 0xa8)
29099564393SJolly Shah #define CRF_APB_DBG_TSTMP_CTRL		(CRF_APB_CLK_BASE + 0xd8)
29199564393SJolly Shah 
29299564393SJolly Shah /* Low power domain clocks */
29399564393SJolly Shah #define CRL_APB_IOPLL_CTRL		(CRL_APB_CLK_BASE + 0x00)
29499564393SJolly Shah #define CRL_APB_RPLL_CTRL		(CRL_APB_CLK_BASE + 0x10)
29599564393SJolly Shah #define CRL_APB_PLL_STATUS		(CRL_APB_CLK_BASE + 0x20)
29699564393SJolly Shah #define CRL_APB_IOPLL_TO_FPD_CTRL	(CRL_APB_CLK_BASE + 0x24)
29799564393SJolly Shah #define CRL_APB_RPLL_TO_FPD_CTRL	(CRL_APB_CLK_BASE + 0x28)
29899564393SJolly Shah /* Peripheral clocks */
29999564393SJolly Shah #define CRL_APB_USB3_DUAL_REF_CTRL	(CRL_APB_CLK_BASE + 0x2c)
30099564393SJolly Shah #define CRL_APB_GEM0_REF_CTRL		(CRL_APB_CLK_BASE + 0x30)
30199564393SJolly Shah #define CRL_APB_GEM1_REF_CTRL		(CRL_APB_CLK_BASE + 0x34)
30299564393SJolly Shah #define CRL_APB_GEM2_REF_CTRL		(CRL_APB_CLK_BASE + 0x38)
30399564393SJolly Shah #define CRL_APB_GEM3_REF_CTRL		(CRL_APB_CLK_BASE + 0x3c)
30499564393SJolly Shah #define CRL_APB_USB0_BUS_REF_CTRL	(CRL_APB_CLK_BASE + 0x40)
30599564393SJolly Shah #define CRL_APB_USB1_BUS_REF_CTRL	(CRL_APB_CLK_BASE + 0x44)
30699564393SJolly Shah #define CRL_APB_QSPI_REF_CTRL		(CRL_APB_CLK_BASE + 0x48)
30799564393SJolly Shah #define CRL_APB_SDIO0_REF_CTRL		(CRL_APB_CLK_BASE + 0x4c)
30899564393SJolly Shah #define CRL_APB_SDIO1_REF_CTRL		(CRL_APB_CLK_BASE + 0x50)
30999564393SJolly Shah #define CRL_APB_UART0_REF_CTRL		(CRL_APB_CLK_BASE + 0x54)
31099564393SJolly Shah #define CRL_APB_UART1_REF_CTRL		(CRL_APB_CLK_BASE + 0x58)
31199564393SJolly Shah #define CRL_APB_SPI0_REF_CTRL		(CRL_APB_CLK_BASE + 0x5c)
31299564393SJolly Shah #define CRL_APB_SPI1_REF_CTRL		(CRL_APB_CLK_BASE + 0x60)
31399564393SJolly Shah #define CRL_APB_CAN0_REF_CTRL		(CRL_APB_CLK_BASE + 0x64)
31499564393SJolly Shah #define CRL_APB_CAN1_REF_CTRL		(CRL_APB_CLK_BASE + 0x68)
31599564393SJolly Shah #define CRL_APB_CPU_R5_CTRL		(CRL_APB_CLK_BASE + 0x70)
31699564393SJolly Shah #define CRL_APB_IOU_SWITCH_CTRL		(CRL_APB_CLK_BASE + 0x7c)
31799564393SJolly Shah #define CRL_APB_CSU_PLL_CTRL		(CRL_APB_CLK_BASE + 0x80)
31899564393SJolly Shah #define CRL_APB_PCAP_CTRL		(CRL_APB_CLK_BASE + 0x84)
31999564393SJolly Shah #define CRL_APB_LPD_SWITCH_CTRL		(CRL_APB_CLK_BASE + 0x88)
32099564393SJolly Shah #define CRL_APB_LPD_LSBUS_CTRL		(CRL_APB_CLK_BASE + 0x8c)
32199564393SJolly Shah #define CRL_APB_DBG_LPD_CTRL		(CRL_APB_CLK_BASE + 0x90)
32299564393SJolly Shah #define CRL_APB_NAND_REF_CTRL		(CRL_APB_CLK_BASE + 0x94)
32399564393SJolly Shah #define CRL_APB_ADMA_REF_CTRL		(CRL_APB_CLK_BASE + 0x98)
32499564393SJolly Shah #define CRL_APB_PL0_REF_CTRL		(CRL_APB_CLK_BASE + 0xa0)
32599564393SJolly Shah #define CRL_APB_PL1_REF_CTRL		(CRL_APB_CLK_BASE + 0xa4)
32699564393SJolly Shah #define CRL_APB_PL2_REF_CTRL		(CRL_APB_CLK_BASE + 0xa8)
32799564393SJolly Shah #define CRL_APB_PL3_REF_CTRL		(CRL_APB_CLK_BASE + 0xac)
32899564393SJolly Shah #define CRL_APB_PL0_THR_CNT		(CRL_APB_CLK_BASE + 0xb4)
32999564393SJolly Shah #define CRL_APB_PL1_THR_CNT		(CRL_APB_CLK_BASE + 0xbc)
33099564393SJolly Shah #define CRL_APB_PL2_THR_CNT		(CRL_APB_CLK_BASE + 0xc4)
33199564393SJolly Shah #define CRL_APB_PL3_THR_CNT		(CRL_APB_CLK_BASE + 0xdc)
33299564393SJolly Shah #define CRL_APB_GEM_TSU_REF_CTRL	(CRL_APB_CLK_BASE + 0xe0)
33399564393SJolly Shah #define CRL_APB_DLL_REF_CTRL		(CRL_APB_CLK_BASE + 0xe4)
33499564393SJolly Shah #define CRL_APB_AMS_REF_CTRL		(CRL_APB_CLK_BASE + 0xe8)
33599564393SJolly Shah #define CRL_APB_I2C0_REF_CTRL		(CRL_APB_CLK_BASE + 0x100)
33699564393SJolly Shah #define CRL_APB_I2C1_REF_CTRL		(CRL_APB_CLK_BASE + 0x104)
33799564393SJolly Shah #define CRL_APB_TIMESTAMP_REF_CTRL	(CRL_APB_CLK_BASE + 0x108)
33899564393SJolly Shah #define IOU_SLCR_GEM_CLK_CTRL		(IOU_SLCR_BASEADDR + 0x308)
33999564393SJolly Shah #define IOU_SLCR_CAN_MIO_CTRL		(IOU_SLCR_BASEADDR + 0x304)
34099564393SJolly Shah #define FPD_SLCR_WDT_CLK_SEL		(FPD_SLCR_BASEADDR + 0x100)
341b3ce966aSMounika Grace Akula #define IOU_SLCR_WDT_CLK_SEL		(IOU_SLCR_BASEADDR + 0x300)
34299564393SJolly Shah 
34399564393SJolly Shah /* Global general storage register base address */
34499564393SJolly Shah #define GGS_BASEADDR		(0xFFD80030U)
34599564393SJolly Shah #define GGS_NUM_REGS		U(4)
34699564393SJolly Shah 
34799564393SJolly Shah /* Persistent global general storage register base address */
34899564393SJolly Shah #define PGGS_BASEADDR		(0xFFD80050U)
34999564393SJolly Shah #define PGGS_NUM_REGS		U(4)
35099564393SJolly Shah 
351a7379a2aSTejas Patel /* PMU GGS4 register 4 is used for warm restart boot health status */
352a7379a2aSTejas Patel #define PMU_GLOBAL_GEN_STORAGE4			(GGS_BASEADDR + 0x10)
353a7379a2aSTejas Patel /* Warm restart boot health status mask */
35499564393SJolly Shah #define PM_BOOT_HEALTH_STATUS_MASK		U(0x01)
3550a67923bSWill Wong /* WDT restart scope shift and mask */
3560a67923bSWill Wong #define RESTART_SCOPE_SHIFT			(3)
3570a67923bSWill Wong #define RESTART_SCOPE_MASK			(0x3U << RESTART_SCOPE_SHIFT)
35899564393SJolly Shah 
35999564393SJolly Shah /* AFI registers */
36099564393SJolly Shah #define  AFIFM6_WRCTRL		U(13)
36199564393SJolly Shah #define  FABRIC_WIDTH		U(3)
36299564393SJolly Shah 
363d716f045SKalyani Akula /* CSUDMA Module Base Address*/
3645bcbd2deSVenkatesh Yadav Abbarapu #define CSUDMA_BASE		U(0xFFC80000)
365d716f045SKalyani Akula 
366d716f045SKalyani Akula /* RSA-CORE Module Base Address*/
3675bcbd2deSVenkatesh Yadav Abbarapu #define RSA_CORE_BASE		U(0xFFCE0000)
368d716f045SKalyani Akula 
36999564393SJolly Shah #endif /* ZYNQMP_DEF_H */
370