xref: /rk3399_ARM-atf/plat/xilinx/zynqmp/aarch64/zynqmp_common.c (revision 705bed5db104e6aee9b3cc9d25776299581be49e)
1c8284409SSoren Brinkmann /*
2*705bed5dSJolly Shah  * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
3c8284409SSoren Brinkmann  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5c8284409SSoren Brinkmann  */
6c8284409SSoren Brinkmann 
791bf4c5cSSiva Durga Prasad Paladugu #include <stdbool.h>
891bf4c5cSSiva Durga Prasad Paladugu #include <string.h>
909d40e0eSAntonio Nino Diaz 
1009d40e0eSAntonio Nino Diaz #include <common/debug.h>
1109d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
1209d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1309d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables.h>
14*705bed5dSJolly Shah #include <plat_ipi.h>
1531c3842eSJolly Shah #include <plat_private.h>
1609d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
1709d40e0eSAntonio Nino Diaz 
1829bd0e66SSiva Durga Prasad Paladugu #include "pm_api_sys.h"
19c8284409SSoren Brinkmann 
20c8284409SSoren Brinkmann /*
21c8284409SSoren Brinkmann  * Table of regions to map using the MMU.
22c8284409SSoren Brinkmann  * This doesn't include TZRAM as the 'mem_layout' argument passed to
23c8284409SSoren Brinkmann  * configure_mmu_elx() will give the available subset of that,
24c8284409SSoren Brinkmann  */
25c8284409SSoren Brinkmann const mmap_region_t plat_arm_mmap[] = {
26c8284409SSoren Brinkmann 	{ DEVICE0_BASE, DEVICE0_BASE, DEVICE0_SIZE, MT_DEVICE | MT_RW | MT_SECURE },
27c8284409SSoren Brinkmann 	{ DEVICE1_BASE, DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_SECURE },
28c8284409SSoren Brinkmann 	{ CRF_APB_BASE, CRF_APB_BASE, CRF_APB_SIZE, MT_DEVICE | MT_RW | MT_SECURE },
29c8284409SSoren Brinkmann 	{0}
30c8284409SSoren Brinkmann };
31c8284409SSoren Brinkmann 
32c8284409SSoren Brinkmann static unsigned int zynqmp_get_silicon_ver(void)
33c8284409SSoren Brinkmann {
34466675c2SSoren Brinkmann 	static unsigned int ver;
35c8284409SSoren Brinkmann 
36466675c2SSoren Brinkmann 	if (!ver) {
37466675c2SSoren Brinkmann 		ver = mmio_read_32(ZYNQMP_CSU_BASEADDR +
38466675c2SSoren Brinkmann 				   ZYNQMP_CSU_VERSION_OFFSET);
39c8284409SSoren Brinkmann 		ver &= ZYNQMP_SILICON_VER_MASK;
40c8284409SSoren Brinkmann 		ver >>= ZYNQMP_SILICON_VER_SHIFT;
41466675c2SSoren Brinkmann 	}
42c8284409SSoren Brinkmann 
43c8284409SSoren Brinkmann 	return ver;
44c8284409SSoren Brinkmann }
45c8284409SSoren Brinkmann 
46c8284409SSoren Brinkmann unsigned int zynqmp_get_uart_clk(void)
47c8284409SSoren Brinkmann {
48c8284409SSoren Brinkmann 	unsigned int ver = zynqmp_get_silicon_ver();
49c8284409SSoren Brinkmann 
50976c2680SSiva Durga Prasad Paladugu 	if (ver == ZYNQMP_CSU_VERSION_QEMU)
51c8284409SSoren Brinkmann 		return 133000000;
52976c2680SSiva Durga Prasad Paladugu 	else
53c8284409SSoren Brinkmann 		return 100000000;
54c8284409SSoren Brinkmann }
55c8284409SSoren Brinkmann 
56c8284409SSoren Brinkmann #if LOG_LEVEL >= LOG_LEVEL_NOTICE
57c8284409SSoren Brinkmann static const struct {
58c8284409SSoren Brinkmann 	unsigned int id;
59915d4872SSiva Durga Prasad Paladugu 	unsigned int ver;
60c8284409SSoren Brinkmann 	char *name;
6191bf4c5cSSiva Durga Prasad Paladugu 	bool evexists;
62c8284409SSoren Brinkmann } zynqmp_devices[] = {
63c8284409SSoren Brinkmann 	{
64c8284409SSoren Brinkmann 		.id = 0x10,
65c8284409SSoren Brinkmann 		.name = "3EG",
66c8284409SSoren Brinkmann 	},
67c8284409SSoren Brinkmann 	{
68915d4872SSiva Durga Prasad Paladugu 		.id = 0x10,
69915d4872SSiva Durga Prasad Paladugu 		.ver = 0x2c,
70915d4872SSiva Durga Prasad Paladugu 		.name = "3CG",
71915d4872SSiva Durga Prasad Paladugu 	},
72915d4872SSiva Durga Prasad Paladugu 	{
73c8284409SSoren Brinkmann 		.id = 0x11,
74c8284409SSoren Brinkmann 		.name = "2EG",
75c8284409SSoren Brinkmann 	},
76c8284409SSoren Brinkmann 	{
77915d4872SSiva Durga Prasad Paladugu 		.id = 0x11,
78915d4872SSiva Durga Prasad Paladugu 		.ver = 0x2c,
79915d4872SSiva Durga Prasad Paladugu 		.name = "2CG",
80915d4872SSiva Durga Prasad Paladugu 	},
81915d4872SSiva Durga Prasad Paladugu 	{
82c8284409SSoren Brinkmann 		.id = 0x20,
83c8284409SSoren Brinkmann 		.name = "5EV",
8491bf4c5cSSiva Durga Prasad Paladugu 		.evexists = true,
85c8284409SSoren Brinkmann 	},
86c8284409SSoren Brinkmann 	{
87915d4872SSiva Durga Prasad Paladugu 		.id = 0x20,
88915d4872SSiva Durga Prasad Paladugu 		.ver = 0x100,
89915d4872SSiva Durga Prasad Paladugu 		.name = "5EG",
9091bf4c5cSSiva Durga Prasad Paladugu 		.evexists = true,
91915d4872SSiva Durga Prasad Paladugu 	},
92915d4872SSiva Durga Prasad Paladugu 	{
93915d4872SSiva Durga Prasad Paladugu 		.id = 0x20,
94915d4872SSiva Durga Prasad Paladugu 		.ver = 0x12c,
95915d4872SSiva Durga Prasad Paladugu 		.name = "5CG",
96915d4872SSiva Durga Prasad Paladugu 	},
97915d4872SSiva Durga Prasad Paladugu 	{
98c8284409SSoren Brinkmann 		.id = 0x21,
99c8284409SSoren Brinkmann 		.name = "4EV",
10091bf4c5cSSiva Durga Prasad Paladugu 		.evexists = true,
101c8284409SSoren Brinkmann 	},
102c8284409SSoren Brinkmann 	{
103915d4872SSiva Durga Prasad Paladugu 		.id = 0x21,
104915d4872SSiva Durga Prasad Paladugu 		.ver = 0x100,
105915d4872SSiva Durga Prasad Paladugu 		.name = "4EG",
10691bf4c5cSSiva Durga Prasad Paladugu 		.evexists = true,
107915d4872SSiva Durga Prasad Paladugu 	},
108915d4872SSiva Durga Prasad Paladugu 	{
109915d4872SSiva Durga Prasad Paladugu 		.id = 0x21,
110915d4872SSiva Durga Prasad Paladugu 		.ver = 0x12c,
111915d4872SSiva Durga Prasad Paladugu 		.name = "4CG",
112915d4872SSiva Durga Prasad Paladugu 	},
113915d4872SSiva Durga Prasad Paladugu 	{
114c8284409SSoren Brinkmann 		.id = 0x30,
115c8284409SSoren Brinkmann 		.name = "7EV",
11691bf4c5cSSiva Durga Prasad Paladugu 		.evexists = true,
117c8284409SSoren Brinkmann 	},
118c8284409SSoren Brinkmann 	{
119915d4872SSiva Durga Prasad Paladugu 		.id = 0x30,
120915d4872SSiva Durga Prasad Paladugu 		.ver = 0x100,
121915d4872SSiva Durga Prasad Paladugu 		.name = "7EG",
12291bf4c5cSSiva Durga Prasad Paladugu 		.evexists = true,
123915d4872SSiva Durga Prasad Paladugu 	},
124915d4872SSiva Durga Prasad Paladugu 	{
125915d4872SSiva Durga Prasad Paladugu 		.id = 0x30,
126915d4872SSiva Durga Prasad Paladugu 		.ver = 0x12c,
127915d4872SSiva Durga Prasad Paladugu 		.name = "7CG",
128915d4872SSiva Durga Prasad Paladugu 	},
129915d4872SSiva Durga Prasad Paladugu 	{
130c8284409SSoren Brinkmann 		.id = 0x38,
131c8284409SSoren Brinkmann 		.name = "9EG",
132c8284409SSoren Brinkmann 	},
133c8284409SSoren Brinkmann 	{
134915d4872SSiva Durga Prasad Paladugu 		.id = 0x38,
135915d4872SSiva Durga Prasad Paladugu 		.ver = 0x2c,
136915d4872SSiva Durga Prasad Paladugu 		.name = "9CG",
137915d4872SSiva Durga Prasad Paladugu 	},
138915d4872SSiva Durga Prasad Paladugu 	{
139c8284409SSoren Brinkmann 		.id = 0x39,
140c8284409SSoren Brinkmann 		.name = "6EG",
141c8284409SSoren Brinkmann 	},
142c8284409SSoren Brinkmann 	{
143915d4872SSiva Durga Prasad Paladugu 		.id = 0x39,
144915d4872SSiva Durga Prasad Paladugu 		.ver = 0x2c,
145915d4872SSiva Durga Prasad Paladugu 		.name = "6CG",
146915d4872SSiva Durga Prasad Paladugu 	},
147915d4872SSiva Durga Prasad Paladugu 	{
148c8284409SSoren Brinkmann 		.id = 0x40,
149c8284409SSoren Brinkmann 		.name = "11EG",
150c8284409SSoren Brinkmann 	},
151915d4872SSiva Durga Prasad Paladugu 	{ /* For testing purpose only */
152915d4872SSiva Durga Prasad Paladugu 		.id = 0x50,
153915d4872SSiva Durga Prasad Paladugu 		.ver = 0x2c,
154915d4872SSiva Durga Prasad Paladugu 		.name = "15CG",
155915d4872SSiva Durga Prasad Paladugu 	},
156c8284409SSoren Brinkmann 	{
157c8284409SSoren Brinkmann 		.id = 0x50,
158c8284409SSoren Brinkmann 		.name = "15EG",
159c8284409SSoren Brinkmann 	},
160c8284409SSoren Brinkmann 	{
161c8284409SSoren Brinkmann 		.id = 0x58,
162c8284409SSoren Brinkmann 		.name = "19EG",
163c8284409SSoren Brinkmann 	},
164c8284409SSoren Brinkmann 	{
165c8284409SSoren Brinkmann 		.id = 0x59,
166c8284409SSoren Brinkmann 		.name = "17EG",
167c8284409SSoren Brinkmann 	},
168d9710aebSSiva Durga Prasad Paladugu 	{
169d9710aebSSiva Durga Prasad Paladugu 		.id = 0x60,
170d9710aebSSiva Durga Prasad Paladugu 		.name = "28DR",
171d9710aebSSiva Durga Prasad Paladugu 	},
172d9710aebSSiva Durga Prasad Paladugu 	{
173d9710aebSSiva Durga Prasad Paladugu 		.id = 0x61,
174d9710aebSSiva Durga Prasad Paladugu 		.name = "21DR",
175d9710aebSSiva Durga Prasad Paladugu 	},
176d9710aebSSiva Durga Prasad Paladugu 	{
177d9710aebSSiva Durga Prasad Paladugu 		.id = 0x62,
178d9710aebSSiva Durga Prasad Paladugu 		.name = "29DR",
179d9710aebSSiva Durga Prasad Paladugu 	},
180d9710aebSSiva Durga Prasad Paladugu 	{
181d9710aebSSiva Durga Prasad Paladugu 		.id = 0x63,
182d9710aebSSiva Durga Prasad Paladugu 		.name = "23DR",
183d9710aebSSiva Durga Prasad Paladugu 	},
184d9710aebSSiva Durga Prasad Paladugu 	{
185d9710aebSSiva Durga Prasad Paladugu 		.id = 0x64,
186d9710aebSSiva Durga Prasad Paladugu 		.name = "27DR",
187d9710aebSSiva Durga Prasad Paladugu 	},
188d9710aebSSiva Durga Prasad Paladugu 	{
189d9710aebSSiva Durga Prasad Paladugu 		.id = 0x65,
190d9710aebSSiva Durga Prasad Paladugu 		.name = "25DR",
191d9710aebSSiva Durga Prasad Paladugu 	},
192c8284409SSoren Brinkmann };
193c8284409SSoren Brinkmann 
19491bf4c5cSSiva Durga Prasad Paladugu #define ZYNQMP_PL_STATUS_BIT	9
19591bf4c5cSSiva Durga Prasad Paladugu #define ZYNQMP_PL_STATUS_MASK	BIT(ZYNQMP_PL_STATUS_BIT)
19691bf4c5cSSiva Durga Prasad Paladugu #define ZYNQMP_CSU_VERSION_MASK	~(ZYNQMP_PL_STATUS_MASK)
197915d4872SSiva Durga Prasad Paladugu 
198c8284409SSoren Brinkmann static char *zynqmp_get_silicon_idcode_name(void)
199c8284409SSoren Brinkmann {
20091bf4c5cSSiva Durga Prasad Paladugu 	uint32_t id, ver, chipid[2];
20191bf4c5cSSiva Durga Prasad Paladugu 	size_t i, j, len;
20291bf4c5cSSiva Durga Prasad Paladugu 	const char *name = "EG/EV";
203c8284409SSoren Brinkmann 
2040435ba64SSiva Durga Prasad Paladugu #ifdef IMAGE_BL32
2050435ba64SSiva Durga Prasad Paladugu 	/*
2060435ba64SSiva Durga Prasad Paladugu 	 * For BL32, get the chip id info directly by reading corresponding
2070435ba64SSiva Durga Prasad Paladugu 	 * registers instead of making pm call. This has limitation
2080435ba64SSiva Durga Prasad Paladugu 	 * that these registers should be configured to have access
2090435ba64SSiva Durga Prasad Paladugu 	 * from APU which is default case.
2100435ba64SSiva Durga Prasad Paladugu 	 */
2110435ba64SSiva Durga Prasad Paladugu 	chipid[0] = mmio_read_32(ZYNQMP_CSU_BASEADDR + ZYNQMP_CSU_IDCODE_OFFSET);
2120435ba64SSiva Durga Prasad Paladugu 	chipid[1] = mmio_read_32(EFUSE_BASEADDR + EFUSE_IPDISABLE_OFFSET);
2130435ba64SSiva Durga Prasad Paladugu #else
2140435ba64SSiva Durga Prasad Paladugu 	if (pm_get_chipid(chipid) != PM_RET_SUCCESS)
21591bf4c5cSSiva Durga Prasad Paladugu 		return "UNKN";
2160435ba64SSiva Durga Prasad Paladugu #endif
21791bf4c5cSSiva Durga Prasad Paladugu 
21891bf4c5cSSiva Durga Prasad Paladugu 	id = chipid[0] & (ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
21991bf4c5cSSiva Durga Prasad Paladugu 			  ZYNQMP_CSU_IDCODE_SVD_MASK);
22091bf4c5cSSiva Durga Prasad Paladugu 	id >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
22191bf4c5cSSiva Durga Prasad Paladugu 	ver = chipid[1] >> ZYNQMP_EFUSE_IPDISABLE_SHIFT;
222915d4872SSiva Durga Prasad Paladugu 
223915d4872SSiva Durga Prasad Paladugu 	for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
22491bf4c5cSSiva Durga Prasad Paladugu 		if (zynqmp_devices[i].id == id &&
22591bf4c5cSSiva Durga Prasad Paladugu 		    zynqmp_devices[i].ver == (ver & ZYNQMP_CSU_VERSION_MASK))
22691bf4c5cSSiva Durga Prasad Paladugu 			break;
227c8284409SSoren Brinkmann 	}
22891bf4c5cSSiva Durga Prasad Paladugu 
22991bf4c5cSSiva Durga Prasad Paladugu 	if (i >= ARRAY_SIZE(zynqmp_devices))
230c8284409SSoren Brinkmann 		return "UNKN";
23191bf4c5cSSiva Durga Prasad Paladugu 
23291bf4c5cSSiva Durga Prasad Paladugu 	if (!zynqmp_devices[i].evexists)
23391bf4c5cSSiva Durga Prasad Paladugu 		return zynqmp_devices[i].name;
23491bf4c5cSSiva Durga Prasad Paladugu 
23591bf4c5cSSiva Durga Prasad Paladugu 	if (ver & ZYNQMP_PL_STATUS_MASK)
23691bf4c5cSSiva Durga Prasad Paladugu 		return zynqmp_devices[i].name;
23791bf4c5cSSiva Durga Prasad Paladugu 
23891bf4c5cSSiva Durga Prasad Paladugu 	len = strlen(zynqmp_devices[i].name) - 2;
23991bf4c5cSSiva Durga Prasad Paladugu 	for (j = 0; j < strlen(name); j++) {
24091bf4c5cSSiva Durga Prasad Paladugu 		zynqmp_devices[i].name[len] = name[j];
24191bf4c5cSSiva Durga Prasad Paladugu 		len++;
24291bf4c5cSSiva Durga Prasad Paladugu 	}
24391bf4c5cSSiva Durga Prasad Paladugu 	zynqmp_devices[i].name[len] = '\0';
24491bf4c5cSSiva Durga Prasad Paladugu 
24591bf4c5cSSiva Durga Prasad Paladugu 	return zynqmp_devices[i].name;
246c8284409SSoren Brinkmann }
247c8284409SSoren Brinkmann 
248c8284409SSoren Brinkmann static unsigned int zynqmp_get_rtl_ver(void)
249c8284409SSoren Brinkmann {
250c8284409SSoren Brinkmann 	uint32_t ver;
251c8284409SSoren Brinkmann 
252c8284409SSoren Brinkmann 	ver = mmio_read_32(ZYNQMP_CSU_BASEADDR + ZYNQMP_CSU_VERSION_OFFSET);
253c8284409SSoren Brinkmann 	ver &= ZYNQMP_RTL_VER_MASK;
254c8284409SSoren Brinkmann 	ver >>= ZYNQMP_RTL_VER_SHIFT;
255c8284409SSoren Brinkmann 
256c8284409SSoren Brinkmann 	return ver;
257c8284409SSoren Brinkmann }
258c8284409SSoren Brinkmann 
259c8284409SSoren Brinkmann static char *zynqmp_print_silicon_idcode(void)
260c8284409SSoren Brinkmann {
261c8284409SSoren Brinkmann 	uint32_t id, maskid, tmp;
262c8284409SSoren Brinkmann 
263c8284409SSoren Brinkmann 	id = mmio_read_32(ZYNQMP_CSU_BASEADDR + ZYNQMP_CSU_IDCODE_OFFSET);
264c8284409SSoren Brinkmann 
265c8284409SSoren Brinkmann 	tmp = id;
266c8284409SSoren Brinkmann 	tmp &= ZYNQMP_CSU_IDCODE_XILINX_ID_MASK |
267648fe99eSSoren Brinkmann 	       ZYNQMP_CSU_IDCODE_FAMILY_MASK;
268c8284409SSoren Brinkmann 	maskid = ZYNQMP_CSU_IDCODE_XILINX_ID << ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT |
269648fe99eSSoren Brinkmann 		 ZYNQMP_CSU_IDCODE_FAMILY << ZYNQMP_CSU_IDCODE_FAMILY_SHIFT;
270c8284409SSoren Brinkmann 	if (tmp != maskid) {
271c8284409SSoren Brinkmann 		ERROR("Incorrect XILINX IDCODE 0x%x, maskid 0x%x\n", id, maskid);
272c8284409SSoren Brinkmann 		return "UNKN";
273c8284409SSoren Brinkmann 	}
274c8284409SSoren Brinkmann 	VERBOSE("Xilinx IDCODE 0x%x\n", id);
275c8284409SSoren Brinkmann 	return zynqmp_get_silicon_idcode_name();
276c8284409SSoren Brinkmann }
277c8284409SSoren Brinkmann 
278c8284409SSoren Brinkmann static unsigned int zynqmp_get_ps_ver(void)
279c8284409SSoren Brinkmann {
280c8284409SSoren Brinkmann 	uint32_t ver = mmio_read_32(ZYNQMP_CSU_BASEADDR + ZYNQMP_CSU_VERSION_OFFSET);
281c8284409SSoren Brinkmann 
282c8284409SSoren Brinkmann 	ver &= ZYNQMP_PS_VER_MASK;
283c8284409SSoren Brinkmann 	ver >>= ZYNQMP_PS_VER_SHIFT;
284c8284409SSoren Brinkmann 
285c8284409SSoren Brinkmann 	return ver + 1;
286c8284409SSoren Brinkmann }
287c8284409SSoren Brinkmann 
288c8284409SSoren Brinkmann static void zynqmp_print_platform_name(void)
289c8284409SSoren Brinkmann {
290c8284409SSoren Brinkmann 	unsigned int ver = zynqmp_get_silicon_ver();
291c8284409SSoren Brinkmann 	unsigned int rtl = zynqmp_get_rtl_ver();
292c8284409SSoren Brinkmann 	char *label = "Unknown";
293c8284409SSoren Brinkmann 
294c8284409SSoren Brinkmann 	switch (ver) {
295c8284409SSoren Brinkmann 	case ZYNQMP_CSU_VERSION_QEMU:
296c8284409SSoren Brinkmann 		label = "QEMU";
297c8284409SSoren Brinkmann 		break;
298c8284409SSoren Brinkmann 	case ZYNQMP_CSU_VERSION_SILICON:
299c8284409SSoren Brinkmann 		label = "silicon";
300c8284409SSoren Brinkmann 		break;
301649c48f5SJonathan Wright 	default:
302649c48f5SJonathan Wright 		/* Do nothing in default case */
303649c48f5SJonathan Wright 		break;
304c8284409SSoren Brinkmann 	}
305c8284409SSoren Brinkmann 
306a6d28520SSiva Durga Prasad Paladugu 	NOTICE("ATF running on XCZU%s/%s v%d/RTL%d.%d at 0x%x\n",
307c8284409SSoren Brinkmann 	       zynqmp_print_silicon_idcode(), label, zynqmp_get_ps_ver(),
308a6d28520SSiva Durga Prasad Paladugu 	       (rtl & 0xf0) >> 4, rtl & 0xf, BL31_BASE);
309c8284409SSoren Brinkmann }
310c8284409SSoren Brinkmann #else
311c8284409SSoren Brinkmann static inline void zynqmp_print_platform_name(void) { }
312c8284409SSoren Brinkmann #endif
313c8284409SSoren Brinkmann 
3142cb5bac9SSoren Brinkmann unsigned int zynqmp_get_bootmode(void)
3152cb5bac9SSoren Brinkmann {
31629bd0e66SSiva Durga Prasad Paladugu 	uint32_t r;
317a6d28520SSiva Durga Prasad Paladugu 	unsigned int ret;
31829bd0e66SSiva Durga Prasad Paladugu 
319a6d28520SSiva Durga Prasad Paladugu 	ret = pm_mmio_read(CRL_APB_BOOT_MODE_USER, &r);
320a6d28520SSiva Durga Prasad Paladugu 
321a6d28520SSiva Durga Prasad Paladugu 	if (ret != PM_RET_SUCCESS)
32229bd0e66SSiva Durga Prasad Paladugu 		r = mmio_read_32(CRL_APB_BOOT_MODE_USER);
3232cb5bac9SSoren Brinkmann 
3242cb5bac9SSoren Brinkmann 	return r & CRL_APB_BOOT_MODE_MASK;
3252cb5bac9SSoren Brinkmann }
3262cb5bac9SSoren Brinkmann 
327c8284409SSoren Brinkmann void zynqmp_config_setup(void)
328c8284409SSoren Brinkmann {
329*705bed5dSJolly Shah 	/* Configure IPI data for ZynqMP */
330*705bed5dSJolly Shah 	zynqmp_ipi_config_table_init();
331*705bed5dSJolly Shah 
332c8284409SSoren Brinkmann 	zynqmp_print_platform_name();
333e1cb4da4SSoren Brinkmann 	generic_delay_timer_init();
334c8284409SSoren Brinkmann }
335c8284409SSoren Brinkmann 
336f3d3b316SAntonio Nino Diaz unsigned int plat_get_syscnt_freq2(void)
337c8284409SSoren Brinkmann {
338e89f4af7SSoren Brinkmann 	unsigned int ver = zynqmp_get_silicon_ver();
339c8284409SSoren Brinkmann 
340976c2680SSiva Durga Prasad Paladugu 	if (ver == ZYNQMP_CSU_VERSION_QEMU)
341e89f4af7SSoren Brinkmann 		return 50000000;
342976c2680SSiva Durga Prasad Paladugu 	else
343e89f4af7SSoren Brinkmann 		return mmio_read_32(IOU_SCNTRS_BASEFREQ);
344c8284409SSoren Brinkmann }
345