xref: /rk3399_ARM-atf/plat/xilinx/versal_net/platform.mk (revision ed8f06ddda52bc0333f79e9ff798419e67771ae5)
1# Copyright (c) 2018-2022, Arm Limited and Contributors. All rights reserved.
2# Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved.
3# Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
4#
5# SPDX-License-Identifier: BSD-3-Clause
6
7PLAT_PATH := plat/xilinx/versal_net
8
9# A78 Erratum for SoC
10ERRATA_A78_AE_1941500 := 1
11ERRATA_A78_AE_1951502 := 1
12ERRATA_A78_AE_2376748 := 1
13ERRATA_A78_AE_2395408 := 1
14
15override PROGRAMMABLE_RESET_ADDRESS := 1
16PSCI_EXTENDED_STATE_ID := 1
17SEPARATE_CODE_AND_RODATA := 1
18override RESET_TO_BL31 := 1
19PL011_GENERIC_UART := 1
20IPI_CRC_CHECK := 0
21GIC_ENABLE_V4_EXTN :=  0
22GICV3_SUPPORT_GIC600 := 1
23TFA_NO_PM := 0
24
25override CTX_INCLUDE_AARCH32_REGS    := 0
26
27ifdef TFA_NO_PM
28   $(eval $(call add_define,TFA_NO_PM))
29endif
30
31ifdef VERSAL_NET_ATF_MEM_BASE
32    $(eval $(call add_define,VERSAL_NET_ATF_MEM_BASE))
33
34    ifndef VERSAL_NET_ATF_MEM_SIZE
35        $(error "VERSAL_NET_ATF_BASE defined without VERSAL_NET_ATF_SIZE")
36    endif
37    $(eval $(call add_define,VERSAL_NET_ATF_MEM_SIZE))
38
39    ifdef VERSAL_NET_ATF_MEM_PROGBITS_SIZE
40        $(eval $(call add_define,VERSAL_NET_ATF_MEM_PROGBITS_SIZE))
41    endif
42endif
43
44ifdef VERSAL_NET_BL32_MEM_BASE
45    $(eval $(call add_define,VERSAL_NET_BL32_MEM_BASE))
46
47    ifndef VERSAL_NET_BL32_MEM_SIZE
48        $(error "VERSAL_NET_BL32_BASE defined without VERSAL_NET_BL32_SIZE")
49    endif
50    $(eval $(call add_define,VERSAL_NET_BL32_MEM_SIZE))
51endif
52
53ifdef IPI_CRC_CHECK
54    $(eval $(call add_define,IPI_CRC_CHECK))
55endif
56
57USE_COHERENT_MEM := 0
58HW_ASSISTED_COHERENCY := 1
59
60VERSAL_NET_CONSOLE	?=	pl011
61ifeq (${VERSAL_NET_CONSOLE}, $(filter ${VERSAL_NET_CONSOLE},pl011 pl011_0 pl011_1 dcc))
62else
63  $(error Please define VERSAL_NET_CONSOLE)
64endif
65
66$(eval $(call add_define_val,VERSAL_NET_CONSOLE,VERSAL_NET_CONSOLE_ID_${VERSAL_NET_CONSOLE}))
67
68ifdef XILINX_OF_BOARD_DTB_ADDR
69$(eval $(call add_define,XILINX_OF_BOARD_DTB_ADDR))
70endif
71
72PLAT_INCLUDES		:=	-Iinclude/plat/arm/common/			\
73				-Iplat/xilinx/common/include/			\
74				-Iplat/xilinx/common/ipi_mailbox_service/	\
75				-I${PLAT_PATH}/include/				\
76				-Iplat/xilinx/versal/pm_service/
77
78# Include GICv3 driver files
79include drivers/arm/gic/v3/gicv3.mk
80include lib/xlat_tables_v2/xlat_tables.mk
81include lib/libfdt/libfdt.mk
82
83PLAT_BL_COMMON_SOURCES	:=	\
84				drivers/arm/dcc/dcc_console.c			\
85				drivers/delay_timer/delay_timer.c		\
86				drivers/delay_timer/generic_delay_timer.c	\
87				${GICV3_SOURCES}				\
88				drivers/arm/pl011/aarch64/pl011_console.S	\
89				plat/arm/common/arm_common.c			\
90				plat/common/plat_gicv3.c			\
91				${PLAT_PATH}/aarch64/versal_net_helpers.S	\
92				${PLAT_PATH}/aarch64/versal_net_common.c
93
94BL31_SOURCES		+=	drivers/arm/cci/cci.c				\
95				lib/cpus/aarch64/cortex_a78_ae.S		\
96				lib/cpus/aarch64/cortex_a78.S			\
97				plat/common/plat_psci_common.c
98ifeq ($(TFA_NO_PM), 0)
99BL31_SOURCES		+=	plat/xilinx/common/pm_service/pm_api_sys.c	\
100				plat/xilinx/common/pm_service/pm_ipi.c		\
101				${PLAT_PATH}/plat_psci_pm.c			\
102				plat/xilinx/common/pm_service/pm_svc_main.c	\
103				${PLAT_PATH}/pm_service/pm_client.c		\
104				${PLAT_PATH}/versal_net_ipi.c
105else
106BL31_SOURCES		+=	${PLAT_PATH}/plat_psci.c
107endif
108BL31_SOURCES		+=	plat/xilinx/common/plat_fdt.c			\
109				plat/xilinx/common/plat_startup.c		\
110				plat/xilinx/common/ipi.c			\
111				plat/xilinx/common/ipi_mailbox_service/ipi_mailbox_svc.c \
112				plat/xilinx/common/versal.c			\
113				${PLAT_PATH}/bl31_versal_net_setup.c		\
114				${PLAT_PATH}/plat_topology.c			\
115				common/fdt_fixup.c				\
116				${LIBFDT_SRCS}					\
117				${PLAT_PATH}/sip_svc_setup.c			\
118				${PLAT_PATH}/versal_net_gicv3.c			\
119				${XLAT_TABLES_LIB_SRCS}
120