1619bc13eSMichal Simek# Copyright (c) 2018-2022, Arm Limited and Contributors. All rights reserved. 21d333e69SMichal Simek# Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved. 34c5cf47fSMaheedhar Bollapalli# Copyright (c) 2022-2025, Advanced Micro Devices, Inc. All rights reserved. 41d333e69SMichal Simek# 51d333e69SMichal Simek# SPDX-License-Identifier: BSD-3-Clause 61d333e69SMichal Simek 71d333e69SMichal SimekPLAT_PATH := plat/xilinx/versal_net 81d333e69SMichal Simek 9bcc6e4a0SAkshay Belsare# A78 Erratum for SoC 10bcc6e4a0SAkshay BelsareERRATA_A78_AE_1941500 := 1 11bcc6e4a0SAkshay BelsareERRATA_A78_AE_1951502 := 1 12bcc6e4a0SAkshay BelsareERRATA_A78_AE_2376748 := 1 13bcc6e4a0SAkshay BelsareERRATA_A78_AE_2395408 := 1 14bcc6e4a0SAkshay Belsare 151d333e69SMichal Simekoverride PROGRAMMABLE_RESET_ADDRESS := 1 161d333e69SMichal SimekPSCI_EXTENDED_STATE_ID := 1 171d333e69SMichal SimekSEPARATE_CODE_AND_RODATA := 1 181d333e69SMichal Simekoverride RESET_TO_BL31 := 1 191d333e69SMichal SimekPL011_GENERIC_UART := 1 20ba56b012SPrasad KummariIPI_CRC_CHECK := 0 211d333e69SMichal SimekGIC_ENABLE_V4_EXTN := 0 221d333e69SMichal SimekGICV3_SUPPORT_GIC600 := 1 230654ab7fSJay BuddhabhattiTFA_NO_PM := 0 24ade92a64SJay BuddhabhattiCPU_PWRDWN_SGI ?= 6 25ade92a64SJay Buddhabhatti$(eval $(call add_define_val,CPU_PWR_DOWN_REQ_INTR,ARM_IRQ_SEC_SGI_${CPU_PWRDWN_SGI})) 261d333e69SMichal Simek 271d333e69SMichal Simekoverride CTX_INCLUDE_AARCH32_REGS := 0 281d333e69SMichal Simek 290654ab7fSJay Buddhabhattiifdef TFA_NO_PM 300654ab7fSJay Buddhabhatti $(eval $(call add_define,TFA_NO_PM)) 310654ab7fSJay Buddhabhattiendif 320654ab7fSJay Buddhabhatti 331d333e69SMichal Simekifdef VERSAL_NET_ATF_MEM_BASE 341d333e69SMichal Simek $(eval $(call add_define,VERSAL_NET_ATF_MEM_BASE)) 351d333e69SMichal Simek 361d333e69SMichal Simek ifndef VERSAL_NET_ATF_MEM_SIZE 371e2a5e28SMichal Simek $(error "VERSAL_NET_ATF_MEM_BASE defined without VERSAL_NET_ATF_MEM_SIZE") 381d333e69SMichal Simek endif 391d333e69SMichal Simek $(eval $(call add_define,VERSAL_NET_ATF_MEM_SIZE)) 401d333e69SMichal Simek 411d333e69SMichal Simek ifdef VERSAL_NET_ATF_MEM_PROGBITS_SIZE 421d333e69SMichal Simek $(eval $(call add_define,VERSAL_NET_ATF_MEM_PROGBITS_SIZE)) 431d333e69SMichal Simek endif 441d333e69SMichal Simekendif 451d333e69SMichal Simek 461d333e69SMichal Simekifdef VERSAL_NET_BL32_MEM_BASE 471d333e69SMichal Simek $(eval $(call add_define,VERSAL_NET_BL32_MEM_BASE)) 481d333e69SMichal Simek 491d333e69SMichal Simek ifndef VERSAL_NET_BL32_MEM_SIZE 501e2a5e28SMichal Simek $(error "VERSAL_NET_BL32_MEM_BASE defined without VERSAL_NET_BL32_MEM_SIZE") 511d333e69SMichal Simek endif 521d333e69SMichal Simek $(eval $(call add_define,VERSAL_NET_BL32_MEM_SIZE)) 531d333e69SMichal Simekendif 541d333e69SMichal Simek 55ba56b012SPrasad Kummariifdef IPI_CRC_CHECK 56ba56b012SPrasad Kummari $(eval $(call add_define,IPI_CRC_CHECK)) 57ba56b012SPrasad Kummariendif 58ba56b012SPrasad Kummari 591d333e69SMichal SimekUSE_COHERENT_MEM := 0 601d333e69SMichal SimekHW_ASSISTED_COHERENCY := 1 611d333e69SMichal Simek 621d333e69SMichal SimekVERSAL_NET_CONSOLE ?= pl011 636d413983SMichal Simekifeq (${VERSAL_NET_CONSOLE}, $(filter ${VERSAL_NET_CONSOLE},pl011 pl011_0 pl011_1 dcc dtb none)) 642f1b4c55SAkshay Belsareelse 652f1b4c55SAkshay Belsare $(error Please define VERSAL_NET_CONSOLE) 662f1b4c55SAkshay Belsareendif 672f1b4c55SAkshay Belsare 681d333e69SMichal Simek$(eval $(call add_define_val,VERSAL_NET_CONSOLE,VERSAL_NET_CONSOLE_ID_${VERSAL_NET_CONSOLE})) 691d333e69SMichal Simek 7046a08aabSAmit Nagalifdef XILINX_OF_BOARD_DTB_ADDR 714c5cf47fSMaheedhar BollapalliXLNX_DT_CFG := 1 7246a08aabSAmit Nagal$(eval $(call add_define,XILINX_OF_BOARD_DTB_ADDR)) 734c5cf47fSMaheedhar Bollapallielse 744c5cf47fSMaheedhar BollapalliXLNX_DT_CFG := 0 7546a08aabSAmit Nagalendif 764c5cf47fSMaheedhar Bollapalli$(eval $(call add_define,XLNX_DT_CFG)) 7746a08aabSAmit Nagal 7828ad0e02SPrasad Kummari# Runtime console in default console in DEBUG build 7928ad0e02SPrasad Kummariifeq ($(DEBUG), 1) 8028ad0e02SPrasad KummariCONSOLE_RUNTIME ?= pl011 8128ad0e02SPrasad Kummariendif 8228ad0e02SPrasad Kummari 8328ad0e02SPrasad Kummari# Runtime console 8428ad0e02SPrasad Kummariifdef CONSOLE_RUNTIME 8528ad0e02SPrasad Kummariifeq (${CONSOLE_RUNTIME}, $(filter ${CONSOLE_RUNTIME},pl011 pl011_0 pl011_1 dcc dtb)) 8628ad0e02SPrasad Kummari$(eval $(call add_define_val,CONSOLE_RUNTIME,RT_CONSOLE_ID_${CONSOLE_RUNTIME})) 8728ad0e02SPrasad Kummarielse 8828ad0e02SPrasad Kummari$(error "Please define CONSOLE_RUNTIME") 8928ad0e02SPrasad Kummariendif 9028ad0e02SPrasad Kummariendif 9128ad0e02SPrasad Kummari 9280cb4b14SAmit Nagal# enable assert() for release/debug builds 9380cb4b14SAmit NagalENABLE_ASSERTIONS := 1 9480cb4b14SAmit Nagal 951d333e69SMichal SimekPLAT_INCLUDES := -Iinclude/plat/arm/common/ \ 961d333e69SMichal Simek -Iplat/xilinx/common/include/ \ 970bf622deSMichal Simek -Iplat/xilinx/common/ipi_mailbox_service/ \ 988529c769SMichal Simek -I${PLAT_PATH}/include/ \ 998529c769SMichal Simek -Iplat/xilinx/versal/pm_service/ 1001d333e69SMichal Simek 1011d333e69SMichal Simek# Include GICv3 driver files 1021d333e69SMichal Simekinclude drivers/arm/gic/v3/gicv3.mk 1031d333e69SMichal Simekinclude lib/xlat_tables_v2/xlat_tables.mk 1041d333e69SMichal Simekinclude lib/libfdt/libfdt.mk 1051d333e69SMichal Simek 1061d333e69SMichal SimekPLAT_BL_COMMON_SOURCES := \ 10730e8bc36SAkshay Belsare drivers/arm/dcc/dcc_console.c \ 1081d333e69SMichal Simek drivers/delay_timer/delay_timer.c \ 1091d333e69SMichal Simek drivers/delay_timer/generic_delay_timer.c \ 1101d333e69SMichal Simek ${GICV3_SOURCES} \ 1111d333e69SMichal Simek drivers/arm/pl011/aarch64/pl011_console.S \ 1126a14246aSMichal Simek plat/common/aarch64/crash_console_helpers.S \ 1131d333e69SMichal Simek plat/arm/common/arm_common.c \ 1141d333e69SMichal Simek plat/common/plat_gicv3.c \ 1151d333e69SMichal Simek ${PLAT_PATH}/aarch64/versal_net_helpers.S \ 1164622da46SAkshay Belsare ${PLAT_PATH}/aarch64/versal_net_common.c \ 1174622da46SAkshay Belsare ${PLAT_PATH}/plat_topology.c \ 1184622da46SAkshay Belsare ${XLAT_TABLES_LIB_SRCS} 1191d333e69SMichal Simek 1201d333e69SMichal SimekBL31_SOURCES += drivers/arm/cci/cci.c \ 1211d333e69SMichal Simek lib/cpus/aarch64/cortex_a78_ae.S \ 1221d333e69SMichal Simek lib/cpus/aarch64/cortex_a78.S \ 1230654ab7fSJay Buddhabhatti plat/common/plat_psci_common.c 1240654ab7fSJay Buddhabhattiifeq ($(TFA_NO_PM), 0) 125a92681d9SJay BuddhabhattiBL31_SOURCES += plat/xilinx/common/pm_service/pm_api_sys.c \ 1260654ab7fSJay Buddhabhatti plat/xilinx/common/pm_service/pm_ipi.c \ 1270654ab7fSJay Buddhabhatti ${PLAT_PATH}/plat_psci_pm.c \ 128a92681d9SJay Buddhabhatti plat/xilinx/common/pm_service/pm_svc_main.c \ 1290654ab7fSJay Buddhabhatti ${PLAT_PATH}/pm_service/pm_client.c \ 1300654ab7fSJay Buddhabhatti ${PLAT_PATH}/versal_net_ipi.c 1310654ab7fSJay Buddhabhattielse 1320654ab7fSJay BuddhabhattiBL31_SOURCES += ${PLAT_PATH}/plat_psci.c 1330654ab7fSJay Buddhabhattiendif 13446a08aabSAmit NagalBL31_SOURCES += plat/xilinx/common/plat_fdt.c \ 13546a08aabSAmit Nagal plat/xilinx/common/plat_startup.c \ 136a467e813SPrasad Kummari plat/xilinx/common/plat_console.c \ 13707625d9dSPrasad Kummari plat/xilinx/common/plat_clkfunc.c \ 1380bf622deSMichal Simek plat/xilinx/common/ipi.c \ 1390bf622deSMichal Simek plat/xilinx/common/ipi_mailbox_service/ipi_mailbox_svc.c \ 1401873e7f7SAkshay Belsare plat/xilinx/common/versal.c \ 1411d333e69SMichal Simek ${PLAT_PATH}/bl31_versal_net_setup.c \ 1421d333e69SMichal Simek common/fdt_fixup.c \ 143a467e813SPrasad Kummari common/fdt_wrappers.c \ 144*35d18d8dSBoyan Karatotev plat/common/plat_gicv3_base.c \ 1451d333e69SMichal Simek ${LIBFDT_SRCS} \ 1461d333e69SMichal Simek ${PLAT_PATH}/sip_svc_setup.c \ 147b2259261SJay Buddhabhatti ${XLAT_TABLES_LIB_SRCS} 148