11d333e69SMichal Simek# Copyright (c) 2018-2022, ARM Limited and Contributors. All rights reserved. 21d333e69SMichal Simek# Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved. 31d333e69SMichal Simek# Copyright (C) 2022, Advanced Micro Devices, Inc. All rights reserved. 41d333e69SMichal Simek# 51d333e69SMichal Simek# SPDX-License-Identifier: BSD-3-Clause 61d333e69SMichal Simek 71d333e69SMichal SimekPLAT_PATH := plat/xilinx/versal_net 81d333e69SMichal Simek 91d333e69SMichal Simekoverride PROGRAMMABLE_RESET_ADDRESS := 1 101d333e69SMichal SimekPSCI_EXTENDED_STATE_ID := 1 111d333e69SMichal SimekSEPARATE_CODE_AND_RODATA := 1 121d333e69SMichal Simekoverride RESET_TO_BL31 := 1 131d333e69SMichal SimekPL011_GENERIC_UART := 1 141d333e69SMichal SimekGIC_ENABLE_V4_EXTN := 0 151d333e69SMichal SimekGICV3_SUPPORT_GIC600 := 1 16*0654ab7fSJay BuddhabhattiTFA_NO_PM := 0 171d333e69SMichal Simek 181d333e69SMichal Simekoverride CTX_INCLUDE_AARCH32_REGS := 0 191d333e69SMichal Simek 20*0654ab7fSJay Buddhabhattiifdef TFA_NO_PM 21*0654ab7fSJay Buddhabhatti $(eval $(call add_define,TFA_NO_PM)) 22*0654ab7fSJay Buddhabhattiendif 23*0654ab7fSJay Buddhabhatti 241d333e69SMichal Simekifdef VERSAL_NET_ATF_MEM_BASE 251d333e69SMichal Simek $(eval $(call add_define,VERSAL_NET_ATF_MEM_BASE)) 261d333e69SMichal Simek 271d333e69SMichal Simek ifndef VERSAL_NET_ATF_MEM_SIZE 281d333e69SMichal Simek $(error "VERSAL_NET_ATF_BASE defined without VERSAL_NET_ATF_SIZE") 291d333e69SMichal Simek endif 301d333e69SMichal Simek $(eval $(call add_define,VERSAL_NET_ATF_MEM_SIZE)) 311d333e69SMichal Simek 321d333e69SMichal Simek ifdef VERSAL_NET_ATF_MEM_PROGBITS_SIZE 331d333e69SMichal Simek $(eval $(call add_define,VERSAL_NET_ATF_MEM_PROGBITS_SIZE)) 341d333e69SMichal Simek endif 351d333e69SMichal Simekendif 361d333e69SMichal Simek 371d333e69SMichal Simekifdef VERSAL_NET_BL32_MEM_BASE 381d333e69SMichal Simek $(eval $(call add_define,VERSAL_NET_BL32_MEM_BASE)) 391d333e69SMichal Simek 401d333e69SMichal Simek ifndef VERSAL_NET_BL32_MEM_SIZE 411d333e69SMichal Simek $(error "VERSAL_NET_BL32_BASE defined without VERSAL_NET_BL32_SIZE") 421d333e69SMichal Simek endif 431d333e69SMichal Simek $(eval $(call add_define,VERSAL_NET_BL32_MEM_SIZE)) 441d333e69SMichal Simekendif 451d333e69SMichal Simek 461d333e69SMichal SimekUSE_COHERENT_MEM := 0 471d333e69SMichal SimekHW_ASSISTED_COHERENCY := 1 481d333e69SMichal Simek 491d333e69SMichal SimekVERSAL_NET_CONSOLE ?= pl011 501d333e69SMichal Simek$(eval $(call add_define_val,VERSAL_NET_CONSOLE,VERSAL_NET_CONSOLE_ID_${VERSAL_NET_CONSOLE})) 511d333e69SMichal Simek 521d333e69SMichal SimekPLAT_INCLUDES := -Iinclude/plat/arm/common/ \ 531d333e69SMichal Simek -Iplat/xilinx/common/include/ \ 540bf622deSMichal Simek -Iplat/xilinx/common/ipi_mailbox_service/ \ 558529c769SMichal Simek -I${PLAT_PATH}/include/ \ 568529c769SMichal Simek -Iplat/xilinx/versal/pm_service/ 571d333e69SMichal Simek 581d333e69SMichal Simek# Include GICv3 driver files 591d333e69SMichal Simekinclude drivers/arm/gic/v3/gicv3.mk 601d333e69SMichal Simekinclude lib/xlat_tables_v2/xlat_tables.mk 611d333e69SMichal Simekinclude lib/libfdt/libfdt.mk 621d333e69SMichal Simek 631d333e69SMichal SimekPLAT_BL_COMMON_SOURCES := \ 641d333e69SMichal Simek drivers/delay_timer/delay_timer.c \ 651d333e69SMichal Simek drivers/delay_timer/generic_delay_timer.c \ 661d333e69SMichal Simek ${GICV3_SOURCES} \ 671d333e69SMichal Simek drivers/arm/pl011/aarch64/pl011_console.S \ 681d333e69SMichal Simek plat/arm/common/arm_common.c \ 691d333e69SMichal Simek plat/common/plat_gicv3.c \ 701d333e69SMichal Simek ${PLAT_PATH}/aarch64/versal_net_helpers.S \ 711d333e69SMichal Simek ${PLAT_PATH}/aarch64/versal_net_common.c 721d333e69SMichal Simek 731d333e69SMichal SimekBL31_SOURCES += drivers/arm/cci/cci.c \ 741d333e69SMichal Simek lib/cpus/aarch64/cortex_a78_ae.S \ 751d333e69SMichal Simek lib/cpus/aarch64/cortex_a78.S \ 76*0654ab7fSJay Buddhabhatti plat/common/plat_psci_common.c 77*0654ab7fSJay Buddhabhattiifeq ($(TFA_NO_PM), 0) 78*0654ab7fSJay BuddhabhattiBL31_SOURCES += plat/xilinx/versal/pm_service/pm_api_sys.c \ 79*0654ab7fSJay Buddhabhatti plat/xilinx/common/pm_service/pm_ipi.c \ 80*0654ab7fSJay Buddhabhatti ${PLAT_PATH}/plat_psci_pm.c \ 81*0654ab7fSJay Buddhabhatti plat/xilinx/versal/pm_service/pm_svc_main.c \ 82*0654ab7fSJay Buddhabhatti ${PLAT_PATH}/pm_service/pm_client.c \ 83*0654ab7fSJay Buddhabhatti ${PLAT_PATH}/versal_net_ipi.c 84*0654ab7fSJay Buddhabhattielse 85*0654ab7fSJay BuddhabhattiBL31_SOURCES += ${PLAT_PATH}/plat_psci.c 86*0654ab7fSJay Buddhabhattiendif 87*0654ab7fSJay BuddhabhattiBL31_SOURCES += plat/xilinx/common/plat_startup.c \ 880bf622deSMichal Simek plat/xilinx/common/ipi.c \ 890bf622deSMichal Simek plat/xilinx/common/ipi_mailbox_service/ipi_mailbox_svc.c \ 901d333e69SMichal Simek ${PLAT_PATH}/bl31_versal_net_setup.c \ 911d333e69SMichal Simek ${PLAT_PATH}/plat_topology.c \ 921d333e69SMichal Simek common/fdt_fixup.c \ 931d333e69SMichal Simek ${LIBFDT_SRCS} \ 941d333e69SMichal Simek ${PLAT_PATH}/sip_svc_setup.c \ 951d333e69SMichal Simek ${PLAT_PATH}/versal_net_gicv3.c \ 961d333e69SMichal Simek ${XLAT_TABLES_LIB_SRCS} 97