11d333e69SMichal Simek /* 21d333e69SMichal Simek * Copyright (c) 2018-2020, ARM Limited and Contributors. All rights reserved. 31d333e69SMichal Simek * Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved. 4*92f7de1eSJay Buddhabhatti * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved. 51d333e69SMichal Simek * 61d333e69SMichal Simek * SPDX-License-Identifier: BSD-3-Clause 71d333e69SMichal Simek */ 81d333e69SMichal Simek 91d333e69SMichal Simek #include <assert.h> 101d333e69SMichal Simek 111d333e69SMichal Simek #include <common/debug.h> 128529c769SMichal Simek #include <common/runtime_svc.h> 131d333e69SMichal Simek #include <lib/mmio.h> 141d333e69SMichal Simek #include <lib/psci/psci.h> 151d333e69SMichal Simek #include <plat/arm/common/plat_arm.h> 161d333e69SMichal Simek #include <plat/common/platform.h> 171d333e69SMichal Simek #include <plat_arm.h> 181d333e69SMichal Simek 191d333e69SMichal Simek #include <plat_private.h> 20*92f7de1eSJay Buddhabhatti #include <pm_defs.h> 211d333e69SMichal Simek 228529c769SMichal Simek #define PM_RET_ERROR_NOFEATURE U(19) 238529c769SMichal Simek 241d333e69SMichal Simek static uintptr_t versal_net_sec_entry; 251d333e69SMichal Simek 268529c769SMichal Simek static void zynqmp_cpu_standby(plat_local_state_t cpu_state) 278529c769SMichal Simek { 288529c769SMichal Simek dsb(); 298529c769SMichal Simek wfi(); 308529c769SMichal Simek } 318529c769SMichal Simek 328529c769SMichal Simek static int32_t zynqmp_nopmu_pwr_domain_on(u_register_t mpidr) 338529c769SMichal Simek { 348529c769SMichal Simek uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr); 358529c769SMichal Simek uint32_t cpu = cpu_id % PLATFORM_CORE_COUNT_PER_CLUSTER; 368529c769SMichal Simek uint32_t cluster = cpu_id / PLATFORM_CORE_COUNT_PER_CLUSTER; 378529c769SMichal Simek uintptr_t apu_cluster_base = 0, apu_pcli_base, apu_pcli_cluster = 0; 388529c769SMichal Simek uintptr_t rst_apu_cluster = PSX_CRF + RST_APU0_OFFSET + (cluster * 0x4); 398529c769SMichal Simek 408529c769SMichal Simek VERBOSE("%s: mpidr: 0x%lx, cpuid: %x, cpu: %x, cluster: %x\n", 418529c769SMichal Simek __func__, mpidr, cpu_id, cpu, cluster); 428529c769SMichal Simek 438529c769SMichal Simek if (cpu_id == -1) { 448529c769SMichal Simek return PSCI_E_INTERN_FAIL; 458529c769SMichal Simek } 468529c769SMichal Simek 478529c769SMichal Simek if (platform_id == VERSAL_NET_SPP && cluster > 1) { 488529c769SMichal Simek panic(); 498529c769SMichal Simek } 508529c769SMichal Simek 518529c769SMichal Simek if (cluster > 3) { 528529c769SMichal Simek panic(); 538529c769SMichal Simek } 548529c769SMichal Simek 558529c769SMichal Simek apu_pcli_cluster = APU_PCLI + APU_PCLI_CLUSTER_OFFSET + (cluster * APU_PCLI_CLUSTER_STEP); 568529c769SMichal Simek apu_cluster_base = APU_CLUSTER0 + (cluster * APU_CLUSTER_STEP); 578529c769SMichal Simek 588529c769SMichal Simek /* Enable clock */ 598529c769SMichal Simek mmio_setbits_32(PSX_CRF + ACPU0_CLK_CTRL + (cluster * 0x4), ACPU_CLK_CTRL_CLKACT); 608529c769SMichal Simek 618529c769SMichal Simek /* Enable cluster states */ 628529c769SMichal Simek mmio_setbits_32(apu_pcli_cluster + PCLI_PSTATE_OFFSET, PCLI_PSTATE_VAL_SET); 638529c769SMichal Simek mmio_setbits_32(apu_pcli_cluster + PCLI_PREQ_OFFSET, PREQ_CHANGE_REQUEST); 648529c769SMichal Simek 658529c769SMichal Simek /* assert core reset */ 668529c769SMichal Simek mmio_setbits_32(rst_apu_cluster, ((RST_APU_COLD_RESET|RST_APU_WARN_RESET) << cpu)); 678529c769SMichal Simek 688529c769SMichal Simek /* program RVBAR */ 698529c769SMichal Simek mmio_write_32(apu_cluster_base + APU_RVBAR_L_0 + (cpu << 3), 708529c769SMichal Simek (uint32_t)versal_net_sec_entry); 718529c769SMichal Simek mmio_write_32(apu_cluster_base + APU_RVBAR_H_0 + (cpu << 3), 728529c769SMichal Simek versal_net_sec_entry >> 32); 738529c769SMichal Simek 748529c769SMichal Simek /* de-assert core reset */ 758529c769SMichal Simek mmio_clrbits_32(rst_apu_cluster, ((RST_APU_COLD_RESET|RST_APU_WARN_RESET) << cpu)); 768529c769SMichal Simek 778529c769SMichal Simek /* clear cluster resets */ 788529c769SMichal Simek mmio_clrbits_32(rst_apu_cluster, RST_APU_CLUSTER_WARM_RESET); 798529c769SMichal Simek mmio_clrbits_32(rst_apu_cluster, RST_APU_CLUSTER_COLD_RESET); 808529c769SMichal Simek 818529c769SMichal Simek apu_pcli_base = APU_PCLI + (APU_PCLI_CPU_STEP * cpu) + 828529c769SMichal Simek (APU_PCLI_CLUSTER_CPU_STEP * cluster); 838529c769SMichal Simek 848529c769SMichal Simek mmio_write_32(apu_pcli_base + PCLI_PSTATE_OFFSET, PCLI_PSTATE_VAL_CLEAR); 858529c769SMichal Simek mmio_write_32(apu_pcli_base + PCLI_PREQ_OFFSET, PREQ_CHANGE_REQUEST); 868529c769SMichal Simek 878529c769SMichal Simek return PSCI_E_SUCCESS; 888529c769SMichal Simek } 898529c769SMichal Simek 908529c769SMichal Simek static void zynqmp_nopmu_pwr_domain_off(const psci_power_state_t *target_state) 918529c769SMichal Simek { 928529c769SMichal Simek } 938529c769SMichal Simek 948529c769SMichal Simek static void __dead2 zynqmp_nopmu_system_reset(void) 958529c769SMichal Simek { 968529c769SMichal Simek while (1) 978529c769SMichal Simek wfi(); 988529c769SMichal Simek } 998529c769SMichal Simek 1008529c769SMichal Simek static int32_t zynqmp_validate_ns_entrypoint(uint64_t ns_entrypoint) 1018529c769SMichal Simek { 1028529c769SMichal Simek return PSCI_E_SUCCESS; 1038529c769SMichal Simek } 1048529c769SMichal Simek 1058529c769SMichal Simek static void zynqmp_pwr_domain_suspend(const psci_power_state_t *target_state) 1068529c769SMichal Simek { 1078529c769SMichal Simek } 1088529c769SMichal Simek 1098529c769SMichal Simek static void zynqmp_pwr_domain_on_finish(const psci_power_state_t *target_state) 1108529c769SMichal Simek { 1118529c769SMichal Simek plat_versal_net_gic_pcpu_init(); 1128529c769SMichal Simek plat_versal_net_gic_cpuif_enable(); 1138529c769SMichal Simek } 1148529c769SMichal Simek 1158529c769SMichal Simek static void zynqmp_pwr_domain_suspend_finish(const psci_power_state_t *target_state) 1168529c769SMichal Simek { 1178529c769SMichal Simek } 1188529c769SMichal Simek 1198529c769SMichal Simek static void __dead2 zynqmp_system_off(void) 1208529c769SMichal Simek { 1218529c769SMichal Simek while (1) 1228529c769SMichal Simek wfi(); 1238529c769SMichal Simek } 1248529c769SMichal Simek 1258529c769SMichal Simek static int32_t zynqmp_validate_power_state(uint32_t power_state, psci_power_state_t *req_state) 1268529c769SMichal Simek { 1278529c769SMichal Simek return PSCI_E_SUCCESS; 1288529c769SMichal Simek } 1298529c769SMichal Simek 1308529c769SMichal Simek static void zynqmp_get_sys_suspend_power_state(psci_power_state_t *req_state) 1318529c769SMichal Simek { 1328529c769SMichal Simek req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE; 1338529c769SMichal Simek req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE; 1348529c769SMichal Simek } 1358529c769SMichal Simek 1361d333e69SMichal Simek static const struct plat_psci_ops versal_net_nopmc_psci_ops = { 1378529c769SMichal Simek .cpu_standby = zynqmp_cpu_standby, 1388529c769SMichal Simek .pwr_domain_on = zynqmp_nopmu_pwr_domain_on, 1398529c769SMichal Simek .pwr_domain_off = zynqmp_nopmu_pwr_domain_off, 1408529c769SMichal Simek .system_reset = zynqmp_nopmu_system_reset, 1418529c769SMichal Simek .validate_ns_entrypoint = zynqmp_validate_ns_entrypoint, 1428529c769SMichal Simek .pwr_domain_suspend = zynqmp_pwr_domain_suspend, 1438529c769SMichal Simek .pwr_domain_on_finish = zynqmp_pwr_domain_on_finish, 1448529c769SMichal Simek .pwr_domain_suspend_finish = zynqmp_pwr_domain_suspend_finish, 1458529c769SMichal Simek .system_off = zynqmp_system_off, 1468529c769SMichal Simek .validate_power_state = zynqmp_validate_power_state, 1478529c769SMichal Simek .get_sys_suspend_power_state = zynqmp_get_sys_suspend_power_state, 1481d333e69SMichal Simek }; 1491d333e69SMichal Simek 1501d333e69SMichal Simek /******************************************************************************* 1511d333e69SMichal Simek * Export the platform specific power ops. 1521d333e69SMichal Simek ******************************************************************************/ 1531d333e69SMichal Simek int32_t plat_setup_psci_ops(uintptr_t sec_entrypoint, 1541d333e69SMichal Simek const struct plat_psci_ops **psci_ops) 1551d333e69SMichal Simek { 1561d333e69SMichal Simek versal_net_sec_entry = sec_entrypoint; 1571d333e69SMichal Simek 1581d333e69SMichal Simek VERBOSE("Setting up entry point %lx\n", versal_net_sec_entry); 1591d333e69SMichal Simek 1601d333e69SMichal Simek *psci_ops = &versal_net_nopmc_psci_ops; 1611d333e69SMichal Simek 1621d333e69SMichal Simek return 0; 1631d333e69SMichal Simek } 1648529c769SMichal Simek 1658529c769SMichal Simek int sip_svc_setup_init(void) 1668529c769SMichal Simek { 1678529c769SMichal Simek return 0; 1688529c769SMichal Simek } 1698529c769SMichal Simek 1708529c769SMichal Simek static int32_t no_pm_ioctl(uint32_t device_id, uint32_t ioctl_id, 1718529c769SMichal Simek uint32_t arg1, uint32_t arg2) 1728529c769SMichal Simek { 1738529c769SMichal Simek VERBOSE("%s: ioctl_id: %x, arg1: %x\n", __func__, ioctl_id, arg1); 1748529c769SMichal Simek if (ioctl_id == IOCTL_OSPI_MUX_SELECT) { 1758529c769SMichal Simek mmio_write_32(SLCR_OSPI_QSPI_IOU_AXI_MUX_SEL, arg1); 1768529c769SMichal Simek return 0; 1778529c769SMichal Simek } 1788529c769SMichal Simek return PM_RET_ERROR_NOFEATURE; 1798529c769SMichal Simek } 1808529c769SMichal Simek 1818529c769SMichal Simek static uint64_t no_pm_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, uint64_t x3, 1828529c769SMichal Simek uint64_t x4, void *cookie, void *handle, uint64_t flags) 1838529c769SMichal Simek { 1848529c769SMichal Simek int32_t ret; 1858529c769SMichal Simek uint32_t arg[4], api_id; 1868529c769SMichal Simek 1878529c769SMichal Simek arg[0] = (uint32_t)x1; 1888529c769SMichal Simek arg[1] = (uint32_t)(x1 >> 32); 1898529c769SMichal Simek arg[2] = (uint32_t)x2; 1908529c769SMichal Simek arg[3] = (uint32_t)(x2 >> 32); 1918529c769SMichal Simek 1928529c769SMichal Simek api_id = smc_fid & FUNCID_NUM_MASK; 1938529c769SMichal Simek VERBOSE("%s: smc_fid: %x, api_id=0x%x\n", __func__, smc_fid, api_id); 1948529c769SMichal Simek 195b0eb6d12SMichal Simek switch (api_id) { 1968529c769SMichal Simek case PM_IOCTL: 1978529c769SMichal Simek { 1988529c769SMichal Simek ret = no_pm_ioctl(arg[0], arg[1], arg[2], arg[3]); 1998529c769SMichal Simek SMC_RET1(handle, (uint64_t)ret); 2008529c769SMichal Simek } 2018529c769SMichal Simek case PM_GET_CHIPID: 2028529c769SMichal Simek { 2038529c769SMichal Simek uint32_t idcode, version; 2048529c769SMichal Simek 2058529c769SMichal Simek idcode = mmio_read_32(PMC_TAP); 2068529c769SMichal Simek version = mmio_read_32(PMC_TAP_VERSION); 2078529c769SMichal Simek SMC_RET2(handle, ((uint64_t)idcode << 32), version); 2088529c769SMichal Simek } 2098529c769SMichal Simek default: 2108529c769SMichal Simek WARN("Unimplemented PM Service Call: 0x%x\n", smc_fid); 2118529c769SMichal Simek SMC_RET1(handle, SMC_UNK); 2128529c769SMichal Simek } 2138529c769SMichal Simek } 2148529c769SMichal Simek 2158529c769SMichal Simek uint64_t smc_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, uint64_t x3, uint64_t x4, 2168529c769SMichal Simek void *cookie, void *handle, uint64_t flags) 2178529c769SMichal Simek { 2188529c769SMichal Simek return no_pm_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags); 2198529c769SMichal Simek } 220