11d333e69SMichal Simek /*
2*8a4a551cSBoyan Karatotev * Copyright (c) 2018-2025, Arm Limited and Contributors. All rights reserved.
31d333e69SMichal Simek * Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved.
42993166dSDevanshi Chauhan Alpeshbhai * Copyright (c) 2022-2025, Advanced Micro Devices, Inc. All rights reserved.
51d333e69SMichal Simek *
61d333e69SMichal Simek * SPDX-License-Identifier: BSD-3-Clause
71d333e69SMichal Simek */
81d333e69SMichal Simek
91d333e69SMichal Simek #include <assert.h>
101d333e69SMichal Simek
111d333e69SMichal Simek #include <common/debug.h>
128529c769SMichal Simek #include <common/runtime_svc.h>
131d333e69SMichal Simek #include <lib/mmio.h>
141d333e69SMichal Simek #include <lib/psci/psci.h>
151d333e69SMichal Simek #include <plat/arm/common/plat_arm.h>
161d333e69SMichal Simek #include <plat/common/platform.h>
171d333e69SMichal Simek #include <plat_arm.h>
181d333e69SMichal Simek
191d333e69SMichal Simek #include <plat_private.h>
2092f7de1eSJay Buddhabhatti #include <pm_defs.h>
211d333e69SMichal Simek
221d333e69SMichal Simek static uintptr_t versal_net_sec_entry;
231d333e69SMichal Simek
zynqmp_cpu_standby(plat_local_state_t cpu_state)248529c769SMichal Simek static void zynqmp_cpu_standby(plat_local_state_t cpu_state)
258529c769SMichal Simek {
268529c769SMichal Simek dsb();
278529c769SMichal Simek wfi();
288529c769SMichal Simek }
298529c769SMichal Simek
zynqmp_nopmu_pwr_domain_on(u_register_t mpidr)308529c769SMichal Simek static int32_t zynqmp_nopmu_pwr_domain_on(u_register_t mpidr)
318529c769SMichal Simek {
328529c769SMichal Simek uint32_t cpu_id = plat_core_pos_by_mpidr(mpidr);
338529c769SMichal Simek uint32_t cpu = cpu_id % PLATFORM_CORE_COUNT_PER_CLUSTER;
348529c769SMichal Simek uint32_t cluster = cpu_id / PLATFORM_CORE_COUNT_PER_CLUSTER;
358529c769SMichal Simek uintptr_t apu_cluster_base = 0, apu_pcli_base, apu_pcli_cluster = 0;
368529c769SMichal Simek uintptr_t rst_apu_cluster = PSX_CRF + RST_APU0_OFFSET + (cluster * 0x4);
378529c769SMichal Simek
388529c769SMichal Simek VERBOSE("%s: mpidr: 0x%lx, cpuid: %x, cpu: %x, cluster: %x\n",
398529c769SMichal Simek __func__, mpidr, cpu_id, cpu, cluster);
408529c769SMichal Simek
418529c769SMichal Simek if (cpu_id == -1) {
428529c769SMichal Simek return PSCI_E_INTERN_FAIL;
438529c769SMichal Simek }
448529c769SMichal Simek
458529c769SMichal Simek if (platform_id == VERSAL_NET_SPP && cluster > 1) {
468529c769SMichal Simek panic();
478529c769SMichal Simek }
488529c769SMichal Simek
498529c769SMichal Simek if (cluster > 3) {
508529c769SMichal Simek panic();
518529c769SMichal Simek }
528529c769SMichal Simek
538529c769SMichal Simek apu_pcli_cluster = APU_PCLI + APU_PCLI_CLUSTER_OFFSET + (cluster * APU_PCLI_CLUSTER_STEP);
548529c769SMichal Simek apu_cluster_base = APU_CLUSTER0 + (cluster * APU_CLUSTER_STEP);
558529c769SMichal Simek
568529c769SMichal Simek /* Enable clock */
578529c769SMichal Simek mmio_setbits_32(PSX_CRF + ACPU0_CLK_CTRL + (cluster * 0x4), ACPU_CLK_CTRL_CLKACT);
588529c769SMichal Simek
598529c769SMichal Simek /* Enable cluster states */
608529c769SMichal Simek mmio_setbits_32(apu_pcli_cluster + PCLI_PSTATE_OFFSET, PCLI_PSTATE_VAL_SET);
618529c769SMichal Simek mmio_setbits_32(apu_pcli_cluster + PCLI_PREQ_OFFSET, PREQ_CHANGE_REQUEST);
628529c769SMichal Simek
638529c769SMichal Simek /* assert core reset */
648529c769SMichal Simek mmio_setbits_32(rst_apu_cluster, ((RST_APU_COLD_RESET|RST_APU_WARN_RESET) << cpu));
658529c769SMichal Simek
668529c769SMichal Simek /* program RVBAR */
678529c769SMichal Simek mmio_write_32(apu_cluster_base + APU_RVBAR_L_0 + (cpu << 3),
688529c769SMichal Simek (uint32_t)versal_net_sec_entry);
698529c769SMichal Simek mmio_write_32(apu_cluster_base + APU_RVBAR_H_0 + (cpu << 3),
708529c769SMichal Simek versal_net_sec_entry >> 32);
718529c769SMichal Simek
728529c769SMichal Simek /* de-assert core reset */
738529c769SMichal Simek mmio_clrbits_32(rst_apu_cluster, ((RST_APU_COLD_RESET|RST_APU_WARN_RESET) << cpu));
748529c769SMichal Simek
758529c769SMichal Simek /* clear cluster resets */
768529c769SMichal Simek mmio_clrbits_32(rst_apu_cluster, RST_APU_CLUSTER_WARM_RESET);
778529c769SMichal Simek mmio_clrbits_32(rst_apu_cluster, RST_APU_CLUSTER_COLD_RESET);
788529c769SMichal Simek
798529c769SMichal Simek apu_pcli_base = APU_PCLI + (APU_PCLI_CPU_STEP * cpu) +
808529c769SMichal Simek (APU_PCLI_CLUSTER_CPU_STEP * cluster);
818529c769SMichal Simek
828529c769SMichal Simek mmio_write_32(apu_pcli_base + PCLI_PSTATE_OFFSET, PCLI_PSTATE_VAL_CLEAR);
838529c769SMichal Simek mmio_write_32(apu_pcli_base + PCLI_PREQ_OFFSET, PREQ_CHANGE_REQUEST);
848529c769SMichal Simek
858529c769SMichal Simek return PSCI_E_SUCCESS;
868529c769SMichal Simek }
878529c769SMichal Simek
zynqmp_nopmu_pwr_domain_off(const psci_power_state_t * target_state)888529c769SMichal Simek static void zynqmp_nopmu_pwr_domain_off(const psci_power_state_t *target_state)
898529c769SMichal Simek {
908529c769SMichal Simek }
918529c769SMichal Simek
zynqmp_nopmu_system_reset(void)928529c769SMichal Simek static void __dead2 zynqmp_nopmu_system_reset(void)
938529c769SMichal Simek {
948529c769SMichal Simek while (1)
958529c769SMichal Simek wfi();
968529c769SMichal Simek }
978529c769SMichal Simek
zynqmp_validate_ns_entrypoint(uint64_t ns_entrypoint)988529c769SMichal Simek static int32_t zynqmp_validate_ns_entrypoint(uint64_t ns_entrypoint)
998529c769SMichal Simek {
1008529c769SMichal Simek return PSCI_E_SUCCESS;
1018529c769SMichal Simek }
1028529c769SMichal Simek
zynqmp_pwr_domain_suspend(const psci_power_state_t * target_state)1038529c769SMichal Simek static void zynqmp_pwr_domain_suspend(const psci_power_state_t *target_state)
1048529c769SMichal Simek {
1058529c769SMichal Simek }
1068529c769SMichal Simek
zynqmp_pwr_domain_on_finish(const psci_power_state_t * target_state)1078529c769SMichal Simek static void zynqmp_pwr_domain_on_finish(const psci_power_state_t *target_state)
1088529c769SMichal Simek {
1098529c769SMichal Simek }
1108529c769SMichal Simek
zynqmp_pwr_domain_suspend_finish(const psci_power_state_t * target_state)1118529c769SMichal Simek static void zynqmp_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
1128529c769SMichal Simek {
1138529c769SMichal Simek }
1148529c769SMichal Simek
zynqmp_system_off(void)1158529c769SMichal Simek static void __dead2 zynqmp_system_off(void)
1168529c769SMichal Simek {
1178529c769SMichal Simek while (1)
1188529c769SMichal Simek wfi();
1198529c769SMichal Simek }
1208529c769SMichal Simek
zynqmp_validate_power_state(uint32_t power_state,psci_power_state_t * req_state)1218529c769SMichal Simek static int32_t zynqmp_validate_power_state(uint32_t power_state, psci_power_state_t *req_state)
1228529c769SMichal Simek {
1238529c769SMichal Simek return PSCI_E_SUCCESS;
1248529c769SMichal Simek }
1258529c769SMichal Simek
zynqmp_get_sys_suspend_power_state(psci_power_state_t * req_state)1268529c769SMichal Simek static void zynqmp_get_sys_suspend_power_state(psci_power_state_t *req_state)
1278529c769SMichal Simek {
1288529c769SMichal Simek req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE;
1298529c769SMichal Simek req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE;
1308529c769SMichal Simek }
1318529c769SMichal Simek
1321d333e69SMichal Simek static const struct plat_psci_ops versal_net_nopmc_psci_ops = {
1338529c769SMichal Simek .cpu_standby = zynqmp_cpu_standby,
1348529c769SMichal Simek .pwr_domain_on = zynqmp_nopmu_pwr_domain_on,
1358529c769SMichal Simek .pwr_domain_off = zynqmp_nopmu_pwr_domain_off,
1368529c769SMichal Simek .system_reset = zynqmp_nopmu_system_reset,
1378529c769SMichal Simek .validate_ns_entrypoint = zynqmp_validate_ns_entrypoint,
1388529c769SMichal Simek .pwr_domain_suspend = zynqmp_pwr_domain_suspend,
1398529c769SMichal Simek .pwr_domain_on_finish = zynqmp_pwr_domain_on_finish,
1408529c769SMichal Simek .pwr_domain_suspend_finish = zynqmp_pwr_domain_suspend_finish,
1418529c769SMichal Simek .system_off = zynqmp_system_off,
1428529c769SMichal Simek .validate_power_state = zynqmp_validate_power_state,
1438529c769SMichal Simek .get_sys_suspend_power_state = zynqmp_get_sys_suspend_power_state,
1441d333e69SMichal Simek };
1451d333e69SMichal Simek
1461d333e69SMichal Simek /*******************************************************************************
1471d333e69SMichal Simek * Export the platform specific power ops.
1481d333e69SMichal Simek ******************************************************************************/
plat_setup_psci_ops(uintptr_t sec_entrypoint,const struct plat_psci_ops ** psci_ops)1491d333e69SMichal Simek int32_t plat_setup_psci_ops(uintptr_t sec_entrypoint,
1501d333e69SMichal Simek const struct plat_psci_ops **psci_ops)
1511d333e69SMichal Simek {
1521d333e69SMichal Simek versal_net_sec_entry = sec_entrypoint;
1531d333e69SMichal Simek
1541d333e69SMichal Simek VERBOSE("Setting up entry point %lx\n", versal_net_sec_entry);
1551d333e69SMichal Simek
1561d333e69SMichal Simek *psci_ops = &versal_net_nopmc_psci_ops;
1571d333e69SMichal Simek
1581d333e69SMichal Simek return 0;
1591d333e69SMichal Simek }
1608529c769SMichal Simek
sip_svc_setup_init(void)1618529c769SMichal Simek int sip_svc_setup_init(void)
1628529c769SMichal Simek {
1638529c769SMichal Simek return 0;
1648529c769SMichal Simek }
1658529c769SMichal Simek
no_pm_ioctl(uint32_t device_id,uint32_t ioctl_id,uint32_t arg1,uint32_t arg2)1668529c769SMichal Simek static int32_t no_pm_ioctl(uint32_t device_id, uint32_t ioctl_id,
1678529c769SMichal Simek uint32_t arg1, uint32_t arg2)
1688529c769SMichal Simek {
1698529c769SMichal Simek VERBOSE("%s: ioctl_id: %x, arg1: %x\n", __func__, ioctl_id, arg1);
1708529c769SMichal Simek if (ioctl_id == IOCTL_OSPI_MUX_SELECT) {
1718529c769SMichal Simek mmio_write_32(SLCR_OSPI_QSPI_IOU_AXI_MUX_SEL, arg1);
1728529c769SMichal Simek return 0;
1738529c769SMichal Simek }
1742993166dSDevanshi Chauhan Alpeshbhai return PM_RET_ERROR_IOCTL_NOT_SUPPORTED;
1758529c769SMichal Simek }
1768529c769SMichal Simek
no_pm_handler(uint32_t smc_fid,uint64_t x1,uint64_t x2,uint64_t x3,uint64_t x4,void * cookie,void * handle,uint64_t flags)1778529c769SMichal Simek static uint64_t no_pm_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, uint64_t x3,
1788529c769SMichal Simek uint64_t x4, void *cookie, void *handle, uint64_t flags)
1798529c769SMichal Simek {
1808529c769SMichal Simek int32_t ret;
1818529c769SMichal Simek uint32_t arg[4], api_id;
1828529c769SMichal Simek
1838529c769SMichal Simek arg[0] = (uint32_t)x1;
1848529c769SMichal Simek arg[1] = (uint32_t)(x1 >> 32);
1858529c769SMichal Simek arg[2] = (uint32_t)x2;
1868529c769SMichal Simek arg[3] = (uint32_t)(x2 >> 32);
1878529c769SMichal Simek
1888529c769SMichal Simek api_id = smc_fid & FUNCID_NUM_MASK;
1898529c769SMichal Simek VERBOSE("%s: smc_fid: %x, api_id=0x%x\n", __func__, smc_fid, api_id);
1908529c769SMichal Simek
191b0eb6d12SMichal Simek switch (api_id) {
1928529c769SMichal Simek case PM_IOCTL:
1938529c769SMichal Simek {
1948529c769SMichal Simek ret = no_pm_ioctl(arg[0], arg[1], arg[2], arg[3]);
1958529c769SMichal Simek SMC_RET1(handle, (uint64_t)ret);
1968529c769SMichal Simek }
1978529c769SMichal Simek case PM_GET_CHIPID:
1988529c769SMichal Simek {
1998529c769SMichal Simek uint32_t idcode, version;
2008529c769SMichal Simek
2018529c769SMichal Simek idcode = mmio_read_32(PMC_TAP);
2028529c769SMichal Simek version = mmio_read_32(PMC_TAP_VERSION);
2038529c769SMichal Simek SMC_RET2(handle, ((uint64_t)idcode << 32), version);
2048529c769SMichal Simek }
2058529c769SMichal Simek default:
2068529c769SMichal Simek WARN("Unimplemented PM Service Call: 0x%x\n", smc_fid);
2078529c769SMichal Simek SMC_RET1(handle, SMC_UNK);
2088529c769SMichal Simek }
2098529c769SMichal Simek }
2108529c769SMichal Simek
smc_handler(uint32_t smc_fid,uint64_t x1,uint64_t x2,uint64_t x3,uint64_t x4,void * cookie,void * handle,uint64_t flags)2118529c769SMichal Simek uint64_t smc_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2, uint64_t x3, uint64_t x4,
2128529c769SMichal Simek void *cookie, void *handle, uint64_t flags)
2138529c769SMichal Simek {
2148529c769SMichal Simek return no_pm_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
2158529c769SMichal Simek }
216