xref: /rk3399_ARM-atf/plat/xilinx/versal_net/include/platform_def.h (revision 13304d30cd77ade18ffe868009c5ac872de1e026)
11d333e69SMichal Simek /*
2619bc13eSMichal Simek  * Copyright (c) 2018-2020, Arm Limited and Contributors. All rights reserved.
31d333e69SMichal Simek  * Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved.
4*10510c98SAmit Nagal  * Copyright (c) 2022-2025, Advanced Micro Devices, Inc. All rights reserved.
51d333e69SMichal Simek  *
61d333e69SMichal Simek  * SPDX-License-Identifier: BSD-3-Clause
71d333e69SMichal Simek  */
81d333e69SMichal Simek 
91d333e69SMichal Simek #ifndef PLATFORM_DEF_H
101d333e69SMichal Simek #define PLATFORM_DEF_H
111d333e69SMichal Simek 
121d333e69SMichal Simek #include <arch.h>
13*10510c98SAmit Nagal #include <drivers/arm/gic_common.h>
14ade92a64SJay Buddhabhatti #include <plat_common.h>
151d333e69SMichal Simek #include "versal_net_def.h"
161d333e69SMichal Simek 
171d333e69SMichal Simek /*******************************************************************************
181d333e69SMichal Simek  * Generic platform constants
191d333e69SMichal Simek  ******************************************************************************/
201d333e69SMichal Simek 
211d333e69SMichal Simek /* Size of cacheable stacks */
221d333e69SMichal Simek #define PLATFORM_STACK_SIZE		U(0x440)
231d333e69SMichal Simek 
241d333e69SMichal Simek #define PLATFORM_CLUSTER_COUNT		U(4)
251d333e69SMichal Simek #define PLATFORM_CORE_COUNT_PER_CLUSTER	U(4) /* 4 CPUs per cluster */
261d333e69SMichal Simek 
271d333e69SMichal Simek #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER_COUNT * PLATFORM_CORE_COUNT_PER_CLUSTER)
281d333e69SMichal Simek 
295003a332SMaheedhar Bollapalli #define E_INVALID_CORE_COUNT		-1
305003a332SMaheedhar Bollapalli #define E_INVALID_CLUSTER_COUNT		-3
315003a332SMaheedhar Bollapalli 
321d333e69SMichal Simek #define PLAT_MAX_PWR_LVL		U(2)
331d333e69SMichal Simek #define PLAT_MAX_RET_STATE		U(1)
341d333e69SMichal Simek #define PLAT_MAX_OFF_STATE		U(2)
351d333e69SMichal Simek 
361d333e69SMichal Simek /*******************************************************************************
371d333e69SMichal Simek  * BL31 specific defines.
381d333e69SMichal Simek  ******************************************************************************/
391d333e69SMichal Simek /*
401d333e69SMichal Simek  * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
411d333e69SMichal Simek  * present). BL31_BASE is calculated using the current BL31 debug size plus a
421d333e69SMichal Simek  * little space for growth.
431d333e69SMichal Simek  */
441d333e69SMichal Simek #ifndef VERSAL_NET_ATF_MEM_BASE
451d333e69SMichal Simek # define BL31_BASE			U(0xBBF00000)
46a80da389SMichal Simek # define BL31_LIMIT			U(0xBC000000)
471d333e69SMichal Simek #else
481d333e69SMichal Simek # define BL31_BASE			U(VERSAL_NET_ATF_MEM_BASE)
49a80da389SMichal Simek # define BL31_LIMIT			U(VERSAL_NET_ATF_MEM_BASE + VERSAL_NET_ATF_MEM_SIZE)
501d333e69SMichal Simek # ifdef VERSAL_NET_ATF_MEM_PROGBITS_SIZE
511d333e69SMichal Simek #  define BL31_PROGBITS_LIMIT		U(VERSAL_NET_ATF_MEM_BASE + \
52a80da389SMichal Simek 					  VERSAL_NET_ATF_MEM_PROGBITS_SIZE)
531d333e69SMichal Simek # endif
541d333e69SMichal Simek #endif
551d333e69SMichal Simek 
561d333e69SMichal Simek /*******************************************************************************
571d333e69SMichal Simek  * BL32 specific defines.
581d333e69SMichal Simek  ******************************************************************************/
591d333e69SMichal Simek #ifndef VERSAL_NET_BL32_MEM_BASE
601d333e69SMichal Simek # define BL32_BASE			U(0x60000000)
61a80da389SMichal Simek # define BL32_LIMIT			U(0x80000000)
621d333e69SMichal Simek #else
631d333e69SMichal Simek # define BL32_BASE			U(VERSAL_NET_BL32_MEM_BASE)
64a80da389SMichal Simek # define BL32_LIMIT			U(VERSAL_NET_BL32_MEM_BASE + VERSAL_NET_BL32_MEM_SIZE)
651d333e69SMichal Simek #endif
661d333e69SMichal Simek 
671d333e69SMichal Simek /*******************************************************************************
681d333e69SMichal Simek  * BL33 specific defines.
691d333e69SMichal Simek  ******************************************************************************/
701d333e69SMichal Simek #ifndef PRELOADED_BL33_BASE
711d333e69SMichal Simek # define PLAT_ARM_NS_IMAGE_BASE		U(0x8000000)
721d333e69SMichal Simek #else
731d333e69SMichal Simek # define PLAT_ARM_NS_IMAGE_BASE		U(PRELOADED_BL33_BASE)
741d333e69SMichal Simek #endif
751d333e69SMichal Simek 
761d333e69SMichal Simek /*******************************************************************************
77e5e417ddSMaheedhar Bollapalli  * HIGH and LOW DDR MAX definitions
78e5e417ddSMaheedhar Bollapalli  ******************************************************************************/
79e5e417ddSMaheedhar Bollapalli #define PLAT_DDR_LOWMEM_MAX		U(0x80000000)
80e5e417ddSMaheedhar Bollapalli #define PLAT_DDR_HIGHMEM_MAX		U(0x100000000)
81e5e417ddSMaheedhar Bollapalli 
82e5e417ddSMaheedhar Bollapalli /*******************************************************************************
831d333e69SMichal Simek  * TSP  specific defines.
841d333e69SMichal Simek  ******************************************************************************/
851d333e69SMichal Simek #define TSP_SEC_MEM_BASE		BL32_BASE
86a80da389SMichal Simek #define TSP_SEC_MEM_SIZE		(BL32_LIMIT - BL32_BASE)
871d333e69SMichal Simek 
881d333e69SMichal Simek /* ID of the secure physical generic timer interrupt used by the TSP */
891d333e69SMichal Simek #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
901d333e69SMichal Simek 
911d333e69SMichal Simek /*******************************************************************************
921d333e69SMichal Simek  * Platform specific page table and MMU setup constants
931d333e69SMichal Simek  ******************************************************************************/
941d333e69SMichal Simek 
951d333e69SMichal Simek #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32U)
961d333e69SMichal Simek #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32U)
9746a08aabSAmit Nagal 
9846a08aabSAmit Nagal #define XILINX_OF_BOARD_DTB_MAX_SIZE	U(0x200000)
9946a08aabSAmit Nagal 
10046a08aabSAmit Nagal #define PLAT_OCM_BASE			U(0xBBF00000)
10146a08aabSAmit Nagal #define PLAT_OCM_LIMIT			U(0xBC000000)
10246a08aabSAmit Nagal 
10346a08aabSAmit Nagal #define IS_TFA_IN_OCM(x)	((x >= PLAT_OCM_BASE) && (x < PLAT_OCM_LIMIT))
10446a08aabSAmit Nagal 
10546a08aabSAmit Nagal #ifndef MAX_MMAP_REGIONS
10646a08aabSAmit Nagal #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
10746a08aabSAmit Nagal #define MAX_MMAP_REGIONS		9
1081d333e69SMichal Simek #else
10946a08aabSAmit Nagal #define MAX_MMAP_REGIONS		8
11046a08aabSAmit Nagal #endif
1111d333e69SMichal Simek #endif
1121d333e69SMichal Simek 
11346a08aabSAmit Nagal #ifndef MAX_XLAT_TABLES
11446a08aabSAmit Nagal #define MAX_XLAT_TABLES			U(9)
11546a08aabSAmit Nagal #endif
1161d333e69SMichal Simek 
1171d333e69SMichal Simek #define CACHE_WRITEBACK_SHIFT	U(6)
1181d333e69SMichal Simek #define CACHE_WRITEBACK_GRANULE	(1 << CACHE_WRITEBACK_SHIFT)
1191d333e69SMichal Simek 
12079953190SJay Buddhabhatti #define PLAT_ARM_GICD_BASE	U(0xE2000000)
12179953190SJay Buddhabhatti #define PLAT_ARM_GICR_BASE	U(0xE2060000)
1221d333e69SMichal Simek 
123*10510c98SAmit Nagal /* interrupt priorities when SDEI is enabled:
124*10510c98SAmit Nagal  * RAS in future is planned to have highest priority (lower value 0x10)
125*10510c98SAmit Nagal  * followed by IPI and SDEI exceptions in a step of 0x10.
126*10510c98SAmit Nagal  */
127*10510c98SAmit Nagal 
128*10510c98SAmit Nagal #if SDEI_SUPPORT
129*10510c98SAmit Nagal #define VERSAL_NET_SDEI_SGI_PRIVATE     U(8)
130*10510c98SAmit Nagal #define PLAT_SDEI_CRITICAL_PRI		0x30
131*10510c98SAmit Nagal #define PLAT_SDEI_NORMAL_PRI		0x40
132*10510c98SAmit Nagal #define PLAT_PRI_BITS			U(3)
133*10510c98SAmit Nagal #define PLAT_IPI_PRI			0x20
134*10510c98SAmit Nagal 
135*10510c98SAmit Nagal #define PLAT_EHF_DESC	EHF_PRI_DESC(PLAT_PRI_BITS, PLAT_IPI_PRI)
136*10510c98SAmit Nagal 
137*10510c98SAmit Nagal #define VERSAL_NET_SDEI_SH_EVENT_0	U(200)
138*10510c98SAmit Nagal #define VERSAL_NET_SDEI_PRV_EV		U(201)
139*10510c98SAmit Nagal #endif
140*10510c98SAmit Nagal 
1411d333e69SMichal Simek /*
1421d333e69SMichal Simek  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
1431d333e69SMichal Simek  * terminology. On a GICv2 system or mode, the lists will be merged and treated
1441d333e69SMichal Simek  * as Group 0 interrupts.
1451d333e69SMichal Simek  */
14695bbfbc6STrung Tran #define PLAT_VERSAL_NET_IPI_IRQ	89
14795bbfbc6STrung Tran #define PLAT_VERSAL_IPI_IRQ	PLAT_VERSAL_NET_IPI_IRQ
1481d333e69SMichal Simek 
149*10510c98SAmit Nagal #if SDEI_SUPPORT
150*10510c98SAmit Nagal #define PLAT_ARM_G1S_IRQ_PROPS(grp) \
151*10510c98SAmit Nagal 	INTR_PROP_DESC(VERSAL_NET_IRQ_SEC_PHY_TIMER, PLAT_IPI_PRI, grp, \
152*10510c98SAmit Nagal 			GIC_INTR_CFG_LEVEL)
153*10510c98SAmit Nagal 
154*10510c98SAmit Nagal #define PLAT_ARM_G0_IRQ_PROPS(grp) \
155*10510c98SAmit Nagal 	INTR_PROP_DESC(PLAT_VERSAL_IPI_IRQ, PLAT_IPI_PRI, grp, \
156*10510c98SAmit Nagal 			GIC_INTR_CFG_EDGE), \
157*10510c98SAmit Nagal 	INTR_PROP_DESC(CPU_PWR_DOWN_REQ_INTR, PLAT_IPI_PRI, grp, \
158*10510c98SAmit Nagal 			GIC_INTR_CFG_EDGE), \
159*10510c98SAmit Nagal 	INTR_PROP_DESC(VERSAL_NET_SDEI_SGI_PRIVATE, PLAT_SDEI_NORMAL_PRI, grp, \
160*10510c98SAmit Nagal 			GIC_INTR_CFG_EDGE)
161*10510c98SAmit Nagal #else
16279953190SJay Buddhabhatti #define PLAT_ARM_G1S_IRQ_PROPS(grp) \
1631d333e69SMichal Simek 	INTR_PROP_DESC(VERSAL_NET_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
1641d333e69SMichal Simek 			GIC_INTR_CFG_LEVEL)
1651d333e69SMichal Simek 
16679953190SJay Buddhabhatti #define PLAT_ARM_G0_IRQ_PROPS(grp) \
16795bbfbc6STrung Tran 	INTR_PROP_DESC(PLAT_VERSAL_IPI_IRQ, GIC_HIGHEST_SEC_PRIORITY, grp, \
168ade92a64SJay Buddhabhatti 			GIC_INTR_CFG_EDGE), \
169ade92a64SJay Buddhabhatti 	INTR_PROP_DESC(CPU_PWR_DOWN_REQ_INTR, GIC_HIGHEST_SEC_PRIORITY, grp, \
17079953190SJay Buddhabhatti 			GIC_INTR_CFG_EDGE)
171*10510c98SAmit Nagal #endif
1721d333e69SMichal Simek 
1733ae28aa4SJay Buddhabhatti #define IRQ_MAX		200U
1743ae28aa4SJay Buddhabhatti 
1751d333e69SMichal Simek #endif /* PLATFORM_DEF_H */
176