xref: /rk3399_ARM-atf/plat/xilinx/versal_net/aarch64/versal_net_common.c (revision 0c0b19f42de25bb75760d6cca02c325c08a33882)
11d333e69SMichal Simek /*
2619bc13eSMichal Simek  * Copyright (c) 2021-2022, Arm Limited and Contributors. All rights reserved.
31d333e69SMichal Simek  * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved.
4*4fd510e0SRonak Jain  * Copyright (c) 2022-2025, Advanced Micro Devices, Inc. All rights reserved.
51d333e69SMichal Simek  *
61d333e69SMichal Simek  * SPDX-License-Identifier: BSD-3-Clause
71d333e69SMichal Simek  */
81d333e69SMichal Simek 
9*4fd510e0SRonak Jain #include <common/ep_info.h>
101d333e69SMichal Simek #include <common/debug.h>
111d333e69SMichal Simek #include <common/runtime_svc.h>
121d333e69SMichal Simek #include <drivers/generic_delay_timer.h>
131d333e69SMichal Simek #include <lib/mmio.h>
141d333e69SMichal Simek #include <lib/xlat_tables/xlat_tables_v2.h>
151d333e69SMichal Simek #include <plat/common/platform.h>
164265bcaeSAkshay Belsare #include <plat_common.h>
170bf622deSMichal Simek #include <plat_ipi.h>
1805d0cb4fSMaheedhar Bollapalli #include <pm_api_sys.h>
1905d0cb4fSMaheedhar Bollapalli #include <pm_defs.h>
201d333e69SMichal Simek 
211d333e69SMichal Simek #include <plat_private.h>
221d333e69SMichal Simek #include <versal_net_def.h>
231d333e69SMichal Simek 
241d333e69SMichal Simek uint32_t platform_id, platform_version;
251d333e69SMichal Simek 
261d333e69SMichal Simek /*
271d333e69SMichal Simek  * Table of regions to map using the MMU.
281d333e69SMichal Simek  * This doesn't include TZRAM as the 'mem_layout' argument passed to
291d333e69SMichal Simek  * configure_mmu_elx() will give the available subset of that,
301d333e69SMichal Simek  */
311d333e69SMichal Simek const mmap_region_t plat_versal_net_mmap[] = {
321d333e69SMichal Simek 	MAP_REGION_FLAT(DEVICE0_BASE, DEVICE0_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
331d333e69SMichal Simek 	MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
341d333e69SMichal Simek 	MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
351d333e69SMichal Simek 	MAP_REGION_FLAT(CRF_BASE, CRF_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
360bf622deSMichal Simek 	MAP_REGION_FLAT(IPI_BASE, IPI_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
371d333e69SMichal Simek 	{ 0 }
381d333e69SMichal Simek };
391d333e69SMichal Simek 
plat_get_mmap(void)4051564354SPrasad Kummari const mmap_region_t *plat_get_mmap(void)
411d333e69SMichal Simek {
421d333e69SMichal Simek 	return plat_versal_net_mmap;
431d333e69SMichal Simek }
441d333e69SMichal Simek 
451d333e69SMichal Simek /* For saving cpu clock for certain platform */
461d333e69SMichal Simek uint32_t cpu_clock;
471d333e69SMichal Simek 
board_name_decode(void)485003a332SMaheedhar Bollapalli const char *board_name_decode(void)
491d333e69SMichal Simek {
505003a332SMaheedhar Bollapalli 	const char *platform;
515003a332SMaheedhar Bollapalli 
521d333e69SMichal Simek 	switch (platform_id) {
531d333e69SMichal Simek 	case VERSAL_NET_SPP:
545003a332SMaheedhar Bollapalli 		platform = "IPP";
555003a332SMaheedhar Bollapalli 		break;
561d333e69SMichal Simek 	case VERSAL_NET_EMU:
575003a332SMaheedhar Bollapalli 		platform = "EMU";
585003a332SMaheedhar Bollapalli 		break;
591d333e69SMichal Simek 	case VERSAL_NET_SILICON:
605003a332SMaheedhar Bollapalli 		platform = "Silicon";
615003a332SMaheedhar Bollapalli 		break;
621d333e69SMichal Simek 	case VERSAL_NET_QEMU:
635003a332SMaheedhar Bollapalli 		platform = "QEMU";
645003a332SMaheedhar Bollapalli 		break;
651d333e69SMichal Simek 	default:
665003a332SMaheedhar Bollapalli 		platform = "Unknown";
671d333e69SMichal Simek 	}
685003a332SMaheedhar Bollapalli 
695003a332SMaheedhar Bollapalli 	return platform;
701d333e69SMichal Simek }
711d333e69SMichal Simek 
board_detection(void)721d333e69SMichal Simek void board_detection(void)
731d333e69SMichal Simek {
744d2b4e4dSMaheedhar Bollapalli 	uint32_t version_type;
751d333e69SMichal Simek 
764d2b4e4dSMaheedhar Bollapalli 	version_type = mmio_read_32(PMC_TAP_VERSION);
774d2b4e4dSMaheedhar Bollapalli 	platform_id = FIELD_GET(PLATFORM_MASK, version_type);
784d2b4e4dSMaheedhar Bollapalli 	platform_version = FIELD_GET(PLATFORM_VERSION_MASK, version_type);
791d333e69SMichal Simek 
806a079efdSSai Pavan Boddu 	if (platform_id == VERSAL_NET_QEMU_COSIM) {
816a079efdSSai Pavan Boddu 		platform_id = VERSAL_NET_QEMU;
826a079efdSSai Pavan Boddu 	}
836a079efdSSai Pavan Boddu 
841d333e69SMichal Simek 	if ((platform_id == VERSAL_NET_SPP) ||
851d333e69SMichal Simek 	    (platform_id == VERSAL_NET_EMU) ||
861d333e69SMichal Simek 	    (platform_id == VERSAL_NET_QEMU)) {
871d333e69SMichal Simek 		/*
881d333e69SMichal Simek 		 * 9 is diff for
891d333e69SMichal Simek 		 * 0 means 0.9 version
901d333e69SMichal Simek 		 * 1 means 1.0 version
911d333e69SMichal Simek 		 * 2 means 1.1 version
921d333e69SMichal Simek 		 * etc,
931d333e69SMichal Simek 		 */
941d333e69SMichal Simek 		platform_version += 9U;
951d333e69SMichal Simek 	}
961d333e69SMichal Simek 
971d333e69SMichal Simek 	/* Make sure that console is setup to see this message */
981d333e69SMichal Simek 	VERBOSE("Platform id: %d version: %d.%d\n", platform_id,
991d333e69SMichal Simek 	      platform_version / 10U, platform_version % 10U);
1001d333e69SMichal Simek }
1011d333e69SMichal Simek 
get_uart_clk(void)102c1e84acaSPrasad Kummari uint32_t get_uart_clk(void)
103c1e84acaSPrasad Kummari {
104c1e84acaSPrasad Kummari 	uint32_t uart_clock;
105c1e84acaSPrasad Kummari 
106c1e84acaSPrasad Kummari 	switch (platform_id) {
107c1e84acaSPrasad Kummari 	case VERSAL_NET_SPP:
108c1e84acaSPrasad Kummari 		uart_clock = 1000000;
109c1e84acaSPrasad Kummari 		break;
110c1e84acaSPrasad Kummari 	case VERSAL_NET_EMU:
111c1e84acaSPrasad Kummari 		uart_clock = 25000000;
112c1e84acaSPrasad Kummari 		break;
113c1e84acaSPrasad Kummari 	case VERSAL_NET_QEMU:
114c1e84acaSPrasad Kummari 		uart_clock = 25000000;
115c1e84acaSPrasad Kummari 		break;
116c1e84acaSPrasad Kummari 	case VERSAL_NET_SILICON:
117c1e84acaSPrasad Kummari 		uart_clock = 100000000;
118c1e84acaSPrasad Kummari 		break;
119c1e84acaSPrasad Kummari 	default:
120c1e84acaSPrasad Kummari 		panic();
121c1e84acaSPrasad Kummari 	}
122c1e84acaSPrasad Kummari 
123c1e84acaSPrasad Kummari 	return uart_clock;
124c1e84acaSPrasad Kummari }
125c1e84acaSPrasad Kummari 
versal_net_config_setup(void)1261d333e69SMichal Simek void versal_net_config_setup(void)
1271d333e69SMichal Simek {
12807625d9dSPrasad Kummari 	generic_delay_timer_init();
12907625d9dSPrasad Kummari 
13007625d9dSPrasad Kummari #if (TFA_NO_PM == 0)
13107625d9dSPrasad Kummari 	/* Configure IPI data for versal_net */
13207625d9dSPrasad Kummari 	versal_net_ipi_config_table_init();
13307625d9dSPrasad Kummari #endif
13407625d9dSPrasad Kummari }
13507625d9dSPrasad Kummari 
syscnt_freq_config_setup(void)13607625d9dSPrasad Kummari void syscnt_freq_config_setup(void)
13707625d9dSPrasad Kummari {
1381d333e69SMichal Simek 	uint32_t val;
1391d333e69SMichal Simek 	uintptr_t crl_base, iou_scntrs_base, psx_base;
1401d333e69SMichal Simek 
1411d333e69SMichal Simek 	crl_base = VERSAL_NET_CRL;
1421f02024bSPrasad Kummari 	iou_scntrs_base = IOU_SCNTRS_BASE;
1431d333e69SMichal Simek 	psx_base = PSX_CRF;
1441d333e69SMichal Simek 
1451d333e69SMichal Simek 	/* Reset for system timestamp generator in FPX */
1461d333e69SMichal Simek 	mmio_write_32(psx_base + PSX_CRF_RST_TIMESTAMP_OFFSET, 0);
1471d333e69SMichal Simek 
1481d333e69SMichal Simek 	/* Global timer init - Program time stamp reference clk */
1491d333e69SMichal Simek 	val = mmio_read_32(crl_base + VERSAL_NET_CRL_TIMESTAMP_REF_CTRL_OFFSET);
1501d333e69SMichal Simek 	val |= VERSAL_NET_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT;
1511d333e69SMichal Simek 	mmio_write_32(crl_base + VERSAL_NET_CRL_TIMESTAMP_REF_CTRL_OFFSET, val);
1521d333e69SMichal Simek 
1531d333e69SMichal Simek 	/* Clear reset of timestamp reg */
1541d333e69SMichal Simek 	mmio_write_32(crl_base + VERSAL_NET_CRL_RST_TIMESTAMP_OFFSET, 0);
1551d333e69SMichal Simek 
1561d333e69SMichal Simek 	/* Program freq register in System counter and enable system counter. */
1571f02024bSPrasad Kummari 	mmio_write_32(iou_scntrs_base + IOU_SCNTRS_BASE_FREQ_OFFSET,
1581d333e69SMichal Simek 		      cpu_clock);
1591f02024bSPrasad Kummari 	mmio_write_32(iou_scntrs_base + IOU_SCNTRS_COUNTER_CONTROL_REG_OFFSET,
1601f02024bSPrasad Kummari 		      IOU_SCNTRS_CONTROL_EN);
1611d333e69SMichal Simek }
1621d333e69SMichal Simek 
16305d0cb4fSMaheedhar Bollapalli /*
16405d0cb4fSMaheedhar Bollapalli  * Get bootmode register value via IPI call.
16505d0cb4fSMaheedhar Bollapalli  */
16605d0cb4fSMaheedhar Bollapalli #if DEBUG
get_boot_mode(uint32_t * mode)16705d0cb4fSMaheedhar Bollapalli void get_boot_mode(uint32_t *mode)
16805d0cb4fSMaheedhar Bollapalli {
16905d0cb4fSMaheedhar Bollapalli 	enum pm_ret_status ret_status;
17005d0cb4fSMaheedhar Bollapalli 
17105d0cb4fSMaheedhar Bollapalli 	if (mode != NULL) {
172*4fd510e0SRonak Jain 		ret_status = pm_handle_eemi_call(SECURE, PM_IOCTL, CRP_BOOT_MODE_REG_NODE,
173*4fd510e0SRonak Jain 						 IOCTL_READ_REG, CRP_BOOT_MODE_REG_OFFSET,
174*4fd510e0SRonak Jain 						 0, 0, mode);
17505d0cb4fSMaheedhar Bollapalli 
17605d0cb4fSMaheedhar Bollapalli 		if (ret_status == PM_RET_SUCCESS) {
17705d0cb4fSMaheedhar Bollapalli 			INFO("bootmode: %u\n", *mode);
17805d0cb4fSMaheedhar Bollapalli 		} else {
17905d0cb4fSMaheedhar Bollapalli 			*mode = BOOT_MODE_INVALID;
18005d0cb4fSMaheedhar Bollapalli 			INFO("Failed to retrieve boot mode reg value via IPI.\n");
18105d0cb4fSMaheedhar Bollapalli 		}
18205d0cb4fSMaheedhar Bollapalli 	}
18305d0cb4fSMaheedhar Bollapalli 
18405d0cb4fSMaheedhar Bollapalli 	return;
18505d0cb4fSMaheedhar Bollapalli }
18605d0cb4fSMaheedhar Bollapalli #endif
187