xref: /rk3399_ARM-atf/plat/xilinx/versal/versal_gicv3.c (revision 912b7a6fe46619e5df55dbd0b95d306f7bb2695c)
1f91c3cb1SSiva Durga Prasad Paladugu /*
2d4821739STejas Patel  * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
3f91c3cb1SSiva Durga Prasad Paladugu  *
4f91c3cb1SSiva Durga Prasad Paladugu  * SPDX-License-Identifier: BSD-3-Clause
5f91c3cb1SSiva Durga Prasad Paladugu  */
6f91c3cb1SSiva Durga Prasad Paladugu 
7d4821739STejas Patel #include <plat_private.h>
8f91c3cb1SSiva Durga Prasad Paladugu #include <platform_def.h>
909d40e0eSAntonio Nino Diaz 
1009d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
1109d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv3.h>
1209d40e0eSAntonio Nino Diaz #include <lib/utils.h>
1309d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
1409d40e0eSAntonio Nino Diaz 
15f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
16f91c3cb1SSiva Durga Prasad Paladugu  * The following functions are defined as weak to allow a platform to override
17f91c3cb1SSiva Durga Prasad Paladugu  * the way the GICv3 driver is initialised and used.
18f91c3cb1SSiva Durga Prasad Paladugu  *****************************************************************************/
19f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_driver_init
20f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_init
21f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_cpuif_enable
22f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_cpuif_disable
23f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_pcpu_init
24f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_redistif_on
25f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_redistif_off
26f91c3cb1SSiva Durga Prasad Paladugu 
27f91c3cb1SSiva Durga Prasad Paladugu /* The GICv3 driver only needs to be initialized in EL3 */
28f91c3cb1SSiva Durga Prasad Paladugu static uintptr_t rdistif_base_addrs[PLATFORM_CORE_COUNT];
29f91c3cb1SSiva Durga Prasad Paladugu 
30f91c3cb1SSiva Durga Prasad Paladugu static const interrupt_prop_t versal_interrupt_props[] = {
31f91c3cb1SSiva Durga Prasad Paladugu 	PLAT_VERSAL_G1S_IRQ_PROPS(INTR_GROUP1S),
32f91c3cb1SSiva Durga Prasad Paladugu 	PLAT_VERSAL_G0_IRQ_PROPS(INTR_GROUP0)
33f91c3cb1SSiva Durga Prasad Paladugu };
34f91c3cb1SSiva Durga Prasad Paladugu 
35f91c3cb1SSiva Durga Prasad Paladugu /*
36f91c3cb1SSiva Durga Prasad Paladugu  * We save and restore the GICv3 context on system suspend. Allocate the
37f91c3cb1SSiva Durga Prasad Paladugu  * data in the designated EL3 Secure carve-out memory.
38f91c3cb1SSiva Durga Prasad Paladugu  */
39f91c3cb1SSiva Durga Prasad Paladugu static gicv3_redist_ctx_t rdist_ctx __section("versal_el3_tzc_dram");
40f91c3cb1SSiva Durga Prasad Paladugu static gicv3_dist_ctx_t dist_ctx __section("versal_el3_tzc_dram");
41f91c3cb1SSiva Durga Prasad Paladugu 
42f91c3cb1SSiva Durga Prasad Paladugu /*
43f91c3cb1SSiva Durga Prasad Paladugu  * MPIDR hashing function for translating MPIDRs read from GICR_TYPER register
44f91c3cb1SSiva Durga Prasad Paladugu  * to core position.
45f91c3cb1SSiva Durga Prasad Paladugu  *
46f91c3cb1SSiva Durga Prasad Paladugu  * Calculating core position is dependent on MPIDR_EL1.MT bit. However, affinity
47f91c3cb1SSiva Durga Prasad Paladugu  * values read from GICR_TYPER don't have an MT field. To reuse the same
48f91c3cb1SSiva Durga Prasad Paladugu  * translation used for CPUs, we insert MT bit read from the PE's MPIDR into
49f91c3cb1SSiva Durga Prasad Paladugu  * that read from GICR_TYPER.
50f91c3cb1SSiva Durga Prasad Paladugu  *
51f91c3cb1SSiva Durga Prasad Paladugu  * Assumptions:
52f91c3cb1SSiva Durga Prasad Paladugu  *
53f91c3cb1SSiva Durga Prasad Paladugu  *   - All CPUs implemented in the system have MPIDR_EL1.MT bit set;
54f91c3cb1SSiva Durga Prasad Paladugu  *   - No CPUs implemented in the system use affinity level 3.
55f91c3cb1SSiva Durga Prasad Paladugu  */
56*912b7a6fSVenkatesh Yadav Abbarapu static uint32_t versal_gicv3_mpidr_hash(u_register_t mpidr)
57f91c3cb1SSiva Durga Prasad Paladugu {
58f91c3cb1SSiva Durga Prasad Paladugu 	mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK);
59f91c3cb1SSiva Durga Prasad Paladugu 	return versal_calc_core_pos(mpidr);
60f91c3cb1SSiva Durga Prasad Paladugu }
61f91c3cb1SSiva Durga Prasad Paladugu 
62f91c3cb1SSiva Durga Prasad Paladugu static const gicv3_driver_data_t versal_gic_data __unused = {
63f91c3cb1SSiva Durga Prasad Paladugu 	.gicd_base = PLAT_VERSAL_GICD_BASE,
64f91c3cb1SSiva Durga Prasad Paladugu 	.gicr_base = PLAT_VERSAL_GICR_BASE,
65f91c3cb1SSiva Durga Prasad Paladugu 	.interrupt_props = versal_interrupt_props,
66f91c3cb1SSiva Durga Prasad Paladugu 	.interrupt_props_num = ARRAY_SIZE(versal_interrupt_props),
67f91c3cb1SSiva Durga Prasad Paladugu 	.rdistif_num = PLATFORM_CORE_COUNT,
68f91c3cb1SSiva Durga Prasad Paladugu 	.rdistif_base_addrs = rdistif_base_addrs,
69f91c3cb1SSiva Durga Prasad Paladugu 	.mpidr_to_core_pos = versal_gicv3_mpidr_hash
70f91c3cb1SSiva Durga Prasad Paladugu };
71f91c3cb1SSiva Durga Prasad Paladugu 
72f91c3cb1SSiva Durga Prasad Paladugu void __init plat_versal_gic_driver_init(void)
73f91c3cb1SSiva Durga Prasad Paladugu {
74f91c3cb1SSiva Durga Prasad Paladugu 	/*
75f91c3cb1SSiva Durga Prasad Paladugu 	 * The GICv3 driver is initialized in EL3 and does not need
76f91c3cb1SSiva Durga Prasad Paladugu 	 * to be initialized again in SEL1. This is because the S-EL1
77f91c3cb1SSiva Durga Prasad Paladugu 	 * can use GIC system registers to manage interrupts and does
78f91c3cb1SSiva Durga Prasad Paladugu 	 * not need GIC interface base addresses to be configured.
79f91c3cb1SSiva Durga Prasad Paladugu 	 */
80f91c3cb1SSiva Durga Prasad Paladugu #if IMAGE_BL31
81f91c3cb1SSiva Durga Prasad Paladugu 	gicv3_driver_init(&versal_gic_data);
82f91c3cb1SSiva Durga Prasad Paladugu #endif
83f91c3cb1SSiva Durga Prasad Paladugu }
84f91c3cb1SSiva Durga Prasad Paladugu 
85f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
86f91c3cb1SSiva Durga Prasad Paladugu  * Versal common helper to initialize the GIC. Only invoked by BL31
87f91c3cb1SSiva Durga Prasad Paladugu  *****************************************************************************/
88f91c3cb1SSiva Durga Prasad Paladugu void __init plat_versal_gic_init(void)
89f91c3cb1SSiva Durga Prasad Paladugu {
90f91c3cb1SSiva Durga Prasad Paladugu 	gicv3_distif_init();
91f91c3cb1SSiva Durga Prasad Paladugu 	gicv3_rdistif_init(plat_my_core_pos());
92f91c3cb1SSiva Durga Prasad Paladugu 	gicv3_cpuif_enable(plat_my_core_pos());
93f91c3cb1SSiva Durga Prasad Paladugu }
94f91c3cb1SSiva Durga Prasad Paladugu 
95f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
96f91c3cb1SSiva Durga Prasad Paladugu  * Versal common helper to enable the GIC CPU interface
97f91c3cb1SSiva Durga Prasad Paladugu  *****************************************************************************/
98f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_cpuif_enable(void)
99f91c3cb1SSiva Durga Prasad Paladugu {
100f91c3cb1SSiva Durga Prasad Paladugu 	gicv3_cpuif_enable(plat_my_core_pos());
101f91c3cb1SSiva Durga Prasad Paladugu }
102f91c3cb1SSiva Durga Prasad Paladugu 
103f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
104f91c3cb1SSiva Durga Prasad Paladugu  * Versal common helper to disable the GIC CPU interface
105f91c3cb1SSiva Durga Prasad Paladugu  *****************************************************************************/
106f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_cpuif_disable(void)
107f91c3cb1SSiva Durga Prasad Paladugu {
108f91c3cb1SSiva Durga Prasad Paladugu 	gicv3_cpuif_disable(plat_my_core_pos());
109f91c3cb1SSiva Durga Prasad Paladugu }
110f91c3cb1SSiva Durga Prasad Paladugu 
111f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
112f91c3cb1SSiva Durga Prasad Paladugu  * Versal common helper to initialize the per-cpu redistributor interface in
113f91c3cb1SSiva Durga Prasad Paladugu  * GICv3
114f91c3cb1SSiva Durga Prasad Paladugu  *****************************************************************************/
115f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_pcpu_init(void)
116f91c3cb1SSiva Durga Prasad Paladugu {
117f91c3cb1SSiva Durga Prasad Paladugu 	gicv3_rdistif_init(plat_my_core_pos());
118f91c3cb1SSiva Durga Prasad Paladugu }
119f91c3cb1SSiva Durga Prasad Paladugu 
120f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
121f91c3cb1SSiva Durga Prasad Paladugu  * Versal common helpers to power GIC redistributor interface
122f91c3cb1SSiva Durga Prasad Paladugu  *****************************************************************************/
123f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_redistif_on(void)
124f91c3cb1SSiva Durga Prasad Paladugu {
125f91c3cb1SSiva Durga Prasad Paladugu 	gicv3_rdistif_on(plat_my_core_pos());
126f91c3cb1SSiva Durga Prasad Paladugu }
127f91c3cb1SSiva Durga Prasad Paladugu 
128f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_redistif_off(void)
129f91c3cb1SSiva Durga Prasad Paladugu {
130f91c3cb1SSiva Durga Prasad Paladugu 	gicv3_rdistif_off(plat_my_core_pos());
131f91c3cb1SSiva Durga Prasad Paladugu }
132f91c3cb1SSiva Durga Prasad Paladugu 
133f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
134f91c3cb1SSiva Durga Prasad Paladugu  * Versal common helper to save & restore the GICv3 on resume from system
135f91c3cb1SSiva Durga Prasad Paladugu  * suspend
136f91c3cb1SSiva Durga Prasad Paladugu  *****************************************************************************/
137f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_save(void)
138f91c3cb1SSiva Durga Prasad Paladugu {
139f91c3cb1SSiva Durga Prasad Paladugu 	/*
140f91c3cb1SSiva Durga Prasad Paladugu 	 * If an ITS is available, save its context before
141f91c3cb1SSiva Durga Prasad Paladugu 	 * the Redistributor using:
142f91c3cb1SSiva Durga Prasad Paladugu 	 * gicv3_its_save_disable(gits_base, &its_ctx[i])
143f91c3cb1SSiva Durga Prasad Paladugu 	 * Additionnaly, an implementation-defined sequence may
144f91c3cb1SSiva Durga Prasad Paladugu 	 * be required to save the whole ITS state.
145f91c3cb1SSiva Durga Prasad Paladugu 	 */
146f91c3cb1SSiva Durga Prasad Paladugu 
147f91c3cb1SSiva Durga Prasad Paladugu 	/*
148f91c3cb1SSiva Durga Prasad Paladugu 	 * Save the GIC Redistributors and ITS contexts before the
149f91c3cb1SSiva Durga Prasad Paladugu 	 * Distributor context. As we only handle SYSTEM SUSPEND API,
150f91c3cb1SSiva Durga Prasad Paladugu 	 * we only need to save the context of the CPU that is issuing
151f91c3cb1SSiva Durga Prasad Paladugu 	 * the SYSTEM SUSPEND call, i.e. the current CPU.
152f91c3cb1SSiva Durga Prasad Paladugu 	 */
153f91c3cb1SSiva Durga Prasad Paladugu 	gicv3_rdistif_save(plat_my_core_pos(), &rdist_ctx);
154f91c3cb1SSiva Durga Prasad Paladugu 
155f91c3cb1SSiva Durga Prasad Paladugu 	/* Save the GIC Distributor context */
156f91c3cb1SSiva Durga Prasad Paladugu 	gicv3_distif_save(&dist_ctx);
157f91c3cb1SSiva Durga Prasad Paladugu 
158f91c3cb1SSiva Durga Prasad Paladugu 	/*
159f91c3cb1SSiva Durga Prasad Paladugu 	 * From here, all the components of the GIC can be safely powered down
160f91c3cb1SSiva Durga Prasad Paladugu 	 * as long as there is an alternate way to handle wakeup interrupt
161f91c3cb1SSiva Durga Prasad Paladugu 	 * sources.
162f91c3cb1SSiva Durga Prasad Paladugu 	 */
163f91c3cb1SSiva Durga Prasad Paladugu }
164f91c3cb1SSiva Durga Prasad Paladugu 
165f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_resume(void)
166f91c3cb1SSiva Durga Prasad Paladugu {
167f91c3cb1SSiva Durga Prasad Paladugu 	/* Restore the GIC Distributor context */
168f91c3cb1SSiva Durga Prasad Paladugu 	gicv3_distif_init_restore(&dist_ctx);
169f91c3cb1SSiva Durga Prasad Paladugu 
170f91c3cb1SSiva Durga Prasad Paladugu 	/*
171f91c3cb1SSiva Durga Prasad Paladugu 	 * Restore the GIC Redistributor and ITS contexts after the
172f91c3cb1SSiva Durga Prasad Paladugu 	 * Distributor context. As we only handle SYSTEM SUSPEND API,
173f91c3cb1SSiva Durga Prasad Paladugu 	 * we only need to restore the context of the CPU that issued
174f91c3cb1SSiva Durga Prasad Paladugu 	 * the SYSTEM SUSPEND call.
175f91c3cb1SSiva Durga Prasad Paladugu 	 */
176f91c3cb1SSiva Durga Prasad Paladugu 	gicv3_rdistif_init_restore(plat_my_core_pos(), &rdist_ctx);
177f91c3cb1SSiva Durga Prasad Paladugu 
178f91c3cb1SSiva Durga Prasad Paladugu 	/*
179f91c3cb1SSiva Durga Prasad Paladugu 	 * If an ITS is available, restore its context after
180f91c3cb1SSiva Durga Prasad Paladugu 	 * the Redistributor using:
181f91c3cb1SSiva Durga Prasad Paladugu 	 * gicv3_its_restore(gits_base, &its_ctx[i])
182f91c3cb1SSiva Durga Prasad Paladugu 	 * An implementation-defined sequence may be required to
183f91c3cb1SSiva Durga Prasad Paladugu 	 * restore the whole ITS state. The ITS must also be
184f91c3cb1SSiva Durga Prasad Paladugu 	 * re-enabled after this sequence has been executed.
185f91c3cb1SSiva Durga Prasad Paladugu 	 */
186f91c3cb1SSiva Durga Prasad Paladugu }
187