1f91c3cb1SSiva Durga Prasad Paladugu /*
2619bc13eSMichal Simek * Copyright (c) 2018-2019, Arm Limited and Contributors. All rights reserved.
331b68489SJay Buddhabhatti * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
4f91c3cb1SSiva Durga Prasad Paladugu *
5f91c3cb1SSiva Durga Prasad Paladugu * SPDX-License-Identifier: BSD-3-Clause
6f91c3cb1SSiva Durga Prasad Paladugu */
7f91c3cb1SSiva Durga Prasad Paladugu
809d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
909d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv3.h>
1009d40e0eSAntonio Nino Diaz #include <lib/utils.h>
1109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
1209d40e0eSAntonio Nino Diaz
1301a326abSPrasad Kummari #include <plat_private.h>
1401a326abSPrasad Kummari #include <platform_def.h>
1501a326abSPrasad Kummari
1601a326abSPrasad Kummari
17f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
18f91c3cb1SSiva Durga Prasad Paladugu * The following functions are defined as weak to allow a platform to override
19f91c3cb1SSiva Durga Prasad Paladugu * the way the GICv3 driver is initialised and used.
20f91c3cb1SSiva Durga Prasad Paladugu *****************************************************************************/
21f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_driver_init
22f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_init
23f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_cpuif_enable
24f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_cpuif_disable
25f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_pcpu_init
26f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_redistif_on
27f91c3cb1SSiva Durga Prasad Paladugu #pragma weak plat_versal_gic_redistif_off
28f91c3cb1SSiva Durga Prasad Paladugu
29f91c3cb1SSiva Durga Prasad Paladugu /* The GICv3 driver only needs to be initialized in EL3 */
30f91c3cb1SSiva Durga Prasad Paladugu static uintptr_t rdistif_base_addrs[PLATFORM_CORE_COUNT];
31f91c3cb1SSiva Durga Prasad Paladugu
32f91c3cb1SSiva Durga Prasad Paladugu static const interrupt_prop_t versal_interrupt_props[] = {
33f91c3cb1SSiva Durga Prasad Paladugu PLAT_VERSAL_G1S_IRQ_PROPS(INTR_GROUP1S),
34f91c3cb1SSiva Durga Prasad Paladugu PLAT_VERSAL_G0_IRQ_PROPS(INTR_GROUP0)
35f91c3cb1SSiva Durga Prasad Paladugu };
36f91c3cb1SSiva Durga Prasad Paladugu
37f91c3cb1SSiva Durga Prasad Paladugu /*
38f91c3cb1SSiva Durga Prasad Paladugu * We save and restore the GICv3 context on system suspend. Allocate the
39f91c3cb1SSiva Durga Prasad Paladugu * data in the designated EL3 Secure carve-out memory.
40f91c3cb1SSiva Durga Prasad Paladugu */
41da04341eSChris Kay static gicv3_redist_ctx_t rdist_ctx __section(".versal_el3_tzc_dram");
42da04341eSChris Kay static gicv3_dist_ctx_t dist_ctx __section(".versal_el3_tzc_dram");
43f91c3cb1SSiva Durga Prasad Paladugu
44f91c3cb1SSiva Durga Prasad Paladugu /*
45f91c3cb1SSiva Durga Prasad Paladugu * MPIDR hashing function for translating MPIDRs read from GICR_TYPER register
46f91c3cb1SSiva Durga Prasad Paladugu * to core position.
47f91c3cb1SSiva Durga Prasad Paladugu *
48f91c3cb1SSiva Durga Prasad Paladugu * Calculating core position is dependent on MPIDR_EL1.MT bit. However, affinity
49f91c3cb1SSiva Durga Prasad Paladugu * values read from GICR_TYPER don't have an MT field. To reuse the same
50f91c3cb1SSiva Durga Prasad Paladugu * translation used for CPUs, we insert MT bit read from the PE's MPIDR into
51f91c3cb1SSiva Durga Prasad Paladugu * that read from GICR_TYPER.
52f91c3cb1SSiva Durga Prasad Paladugu *
53f91c3cb1SSiva Durga Prasad Paladugu * Assumptions:
54f91c3cb1SSiva Durga Prasad Paladugu *
55f91c3cb1SSiva Durga Prasad Paladugu * - All CPUs implemented in the system have MPIDR_EL1.MT bit set;
56f91c3cb1SSiva Durga Prasad Paladugu * - No CPUs implemented in the system use affinity level 3.
57f91c3cb1SSiva Durga Prasad Paladugu */
versal_gicv3_mpidr_hash(u_register_t mpidr)58912b7a6fSVenkatesh Yadav Abbarapu static uint32_t versal_gicv3_mpidr_hash(u_register_t mpidr)
59f91c3cb1SSiva Durga Prasad Paladugu {
60f91c3cb1SSiva Durga Prasad Paladugu mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK);
61f91c3cb1SSiva Durga Prasad Paladugu return versal_calc_core_pos(mpidr);
62f91c3cb1SSiva Durga Prasad Paladugu }
63f91c3cb1SSiva Durga Prasad Paladugu
64f91c3cb1SSiva Durga Prasad Paladugu static const gicv3_driver_data_t versal_gic_data __unused = {
6579953190SJay Buddhabhatti .gicd_base = PLAT_ARM_GICD_BASE,
6679953190SJay Buddhabhatti .gicr_base = PLAT_ARM_GICR_BASE,
67f91c3cb1SSiva Durga Prasad Paladugu .interrupt_props = versal_interrupt_props,
68*c1b0a52bSSaivardhan Thatikonda .interrupt_props_num = (unsigned int)ARRAY_SIZE(versal_interrupt_props),
69f91c3cb1SSiva Durga Prasad Paladugu .rdistif_num = PLATFORM_CORE_COUNT,
70f91c3cb1SSiva Durga Prasad Paladugu .rdistif_base_addrs = rdistif_base_addrs,
71f91c3cb1SSiva Durga Prasad Paladugu .mpidr_to_core_pos = versal_gicv3_mpidr_hash
72f91c3cb1SSiva Durga Prasad Paladugu };
73f91c3cb1SSiva Durga Prasad Paladugu
plat_versal_gic_driver_init(void)74f91c3cb1SSiva Durga Prasad Paladugu void __init plat_versal_gic_driver_init(void)
75f91c3cb1SSiva Durga Prasad Paladugu {
76f91c3cb1SSiva Durga Prasad Paladugu /*
77f91c3cb1SSiva Durga Prasad Paladugu * The GICv3 driver is initialized in EL3 and does not need
78f91c3cb1SSiva Durga Prasad Paladugu * to be initialized again in SEL1. This is because the S-EL1
79f91c3cb1SSiva Durga Prasad Paladugu * can use GIC system registers to manage interrupts and does
80f91c3cb1SSiva Durga Prasad Paladugu * not need GIC interface base addresses to be configured.
81f91c3cb1SSiva Durga Prasad Paladugu */
82f91c3cb1SSiva Durga Prasad Paladugu #if IMAGE_BL31
83f91c3cb1SSiva Durga Prasad Paladugu gicv3_driver_init(&versal_gic_data);
84f91c3cb1SSiva Durga Prasad Paladugu #endif
85f91c3cb1SSiva Durga Prasad Paladugu }
86f91c3cb1SSiva Durga Prasad Paladugu
87f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
88f91c3cb1SSiva Durga Prasad Paladugu * Versal common helper to initialize the GIC. Only invoked by BL31
89f91c3cb1SSiva Durga Prasad Paladugu *****************************************************************************/
plat_versal_gic_init(void)90f91c3cb1SSiva Durga Prasad Paladugu void __init plat_versal_gic_init(void)
91f91c3cb1SSiva Durga Prasad Paladugu {
92f91c3cb1SSiva Durga Prasad Paladugu gicv3_distif_init();
93f91c3cb1SSiva Durga Prasad Paladugu gicv3_rdistif_init(plat_my_core_pos());
94f91c3cb1SSiva Durga Prasad Paladugu gicv3_cpuif_enable(plat_my_core_pos());
95f91c3cb1SSiva Durga Prasad Paladugu }
96f91c3cb1SSiva Durga Prasad Paladugu
97f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
98f91c3cb1SSiva Durga Prasad Paladugu * Versal common helper to enable the GIC CPU interface
99f91c3cb1SSiva Durga Prasad Paladugu *****************************************************************************/
plat_versal_gic_cpuif_enable(void)100f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_cpuif_enable(void)
101f91c3cb1SSiva Durga Prasad Paladugu {
102f91c3cb1SSiva Durga Prasad Paladugu gicv3_cpuif_enable(plat_my_core_pos());
103f91c3cb1SSiva Durga Prasad Paladugu }
104f91c3cb1SSiva Durga Prasad Paladugu
105f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
106f91c3cb1SSiva Durga Prasad Paladugu * Versal common helper to disable the GIC CPU interface
107f91c3cb1SSiva Durga Prasad Paladugu *****************************************************************************/
plat_versal_gic_cpuif_disable(void)108f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_cpuif_disable(void)
109f91c3cb1SSiva Durga Prasad Paladugu {
110f91c3cb1SSiva Durga Prasad Paladugu gicv3_cpuif_disable(plat_my_core_pos());
111f91c3cb1SSiva Durga Prasad Paladugu }
112f91c3cb1SSiva Durga Prasad Paladugu
113f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
114f91c3cb1SSiva Durga Prasad Paladugu * Versal common helper to initialize the per-cpu redistributor interface in
115f91c3cb1SSiva Durga Prasad Paladugu * GICv3
116f91c3cb1SSiva Durga Prasad Paladugu *****************************************************************************/
plat_versal_gic_pcpu_init(void)117f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_pcpu_init(void)
118f91c3cb1SSiva Durga Prasad Paladugu {
119f91c3cb1SSiva Durga Prasad Paladugu gicv3_rdistif_init(plat_my_core_pos());
120f91c3cb1SSiva Durga Prasad Paladugu }
121f91c3cb1SSiva Durga Prasad Paladugu
122f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
123f91c3cb1SSiva Durga Prasad Paladugu * Versal common helpers to power GIC redistributor interface
124f91c3cb1SSiva Durga Prasad Paladugu *****************************************************************************/
plat_versal_gic_redistif_on(void)125f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_redistif_on(void)
126f91c3cb1SSiva Durga Prasad Paladugu {
127f91c3cb1SSiva Durga Prasad Paladugu gicv3_rdistif_on(plat_my_core_pos());
128f91c3cb1SSiva Durga Prasad Paladugu }
129f91c3cb1SSiva Durga Prasad Paladugu
plat_versal_gic_redistif_off(void)130f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_redistif_off(void)
131f91c3cb1SSiva Durga Prasad Paladugu {
132f91c3cb1SSiva Durga Prasad Paladugu gicv3_rdistif_off(plat_my_core_pos());
133f91c3cb1SSiva Durga Prasad Paladugu }
134f91c3cb1SSiva Durga Prasad Paladugu
135f91c3cb1SSiva Durga Prasad Paladugu /******************************************************************************
136f91c3cb1SSiva Durga Prasad Paladugu * Versal common helper to save & restore the GICv3 on resume from system
137f91c3cb1SSiva Durga Prasad Paladugu * suspend
138f91c3cb1SSiva Durga Prasad Paladugu *****************************************************************************/
plat_versal_gic_save(void)139f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_save(void)
140f91c3cb1SSiva Durga Prasad Paladugu {
141f91c3cb1SSiva Durga Prasad Paladugu /*
142f91c3cb1SSiva Durga Prasad Paladugu * If an ITS is available, save its context before
143f91c3cb1SSiva Durga Prasad Paladugu * the Redistributor using:
144f91c3cb1SSiva Durga Prasad Paladugu * gicv3_its_save_disable(gits_base, &its_ctx[i])
145f91c3cb1SSiva Durga Prasad Paladugu * Additionnaly, an implementation-defined sequence may
146f91c3cb1SSiva Durga Prasad Paladugu * be required to save the whole ITS state.
147f91c3cb1SSiva Durga Prasad Paladugu */
148f91c3cb1SSiva Durga Prasad Paladugu
149f91c3cb1SSiva Durga Prasad Paladugu /*
150f91c3cb1SSiva Durga Prasad Paladugu * Save the GIC Redistributors and ITS contexts before the
151f91c3cb1SSiva Durga Prasad Paladugu * Distributor context. As we only handle SYSTEM SUSPEND API,
152f91c3cb1SSiva Durga Prasad Paladugu * we only need to save the context of the CPU that is issuing
153f91c3cb1SSiva Durga Prasad Paladugu * the SYSTEM SUSPEND call, i.e. the current CPU.
154f91c3cb1SSiva Durga Prasad Paladugu */
155f91c3cb1SSiva Durga Prasad Paladugu gicv3_rdistif_save(plat_my_core_pos(), &rdist_ctx);
156f91c3cb1SSiva Durga Prasad Paladugu
157f91c3cb1SSiva Durga Prasad Paladugu /* Save the GIC Distributor context */
158f91c3cb1SSiva Durga Prasad Paladugu gicv3_distif_save(&dist_ctx);
159f91c3cb1SSiva Durga Prasad Paladugu
160f91c3cb1SSiva Durga Prasad Paladugu /*
161f91c3cb1SSiva Durga Prasad Paladugu * From here, all the components of the GIC can be safely powered down
162f91c3cb1SSiva Durga Prasad Paladugu * as long as there is an alternate way to handle wakeup interrupt
163f91c3cb1SSiva Durga Prasad Paladugu * sources.
164f91c3cb1SSiva Durga Prasad Paladugu */
165f91c3cb1SSiva Durga Prasad Paladugu }
166f91c3cb1SSiva Durga Prasad Paladugu
plat_versal_gic_resume(void)167f91c3cb1SSiva Durga Prasad Paladugu void plat_versal_gic_resume(void)
168f91c3cb1SSiva Durga Prasad Paladugu {
169f91c3cb1SSiva Durga Prasad Paladugu /* Restore the GIC Distributor context */
170f91c3cb1SSiva Durga Prasad Paladugu gicv3_distif_init_restore(&dist_ctx);
171f91c3cb1SSiva Durga Prasad Paladugu
172f91c3cb1SSiva Durga Prasad Paladugu /*
173f91c3cb1SSiva Durga Prasad Paladugu * Restore the GIC Redistributor and ITS contexts after the
174f91c3cb1SSiva Durga Prasad Paladugu * Distributor context. As we only handle SYSTEM SUSPEND API,
175f91c3cb1SSiva Durga Prasad Paladugu * we only need to restore the context of the CPU that issued
176f91c3cb1SSiva Durga Prasad Paladugu * the SYSTEM SUSPEND call.
177f91c3cb1SSiva Durga Prasad Paladugu */
178f91c3cb1SSiva Durga Prasad Paladugu gicv3_rdistif_init_restore(plat_my_core_pos(), &rdist_ctx);
179f91c3cb1SSiva Durga Prasad Paladugu
180f91c3cb1SSiva Durga Prasad Paladugu /*
181f91c3cb1SSiva Durga Prasad Paladugu * If an ITS is available, restore its context after
182f91c3cb1SSiva Durga Prasad Paladugu * the Redistributor using:
183f91c3cb1SSiva Durga Prasad Paladugu * gicv3_its_restore(gits_base, &its_ctx[i])
184f91c3cb1SSiva Durga Prasad Paladugu * An implementation-defined sequence may be required to
185f91c3cb1SSiva Durga Prasad Paladugu * restore the whole ITS state. The ITS must also be
186f91c3cb1SSiva Durga Prasad Paladugu * re-enabled after this sequence has been executed.
187f91c3cb1SSiva Durga Prasad Paladugu */
188f91c3cb1SSiva Durga Prasad Paladugu }
189