xref: /rk3399_ARM-atf/plat/xilinx/versal/plat_psci.c (revision 652c1ab1526877d3505218f87ea96e6a9b2ccc11)
1f91c3cb1SSiva Durga Prasad Paladugu /*
2619bc13eSMichal Simek  * Copyright (c) 2018-2021, Arm Limited and Contributors. All rights reserved.
3*652c1ab1SMichal Simek  * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved.
4f91c3cb1SSiva Durga Prasad Paladugu  *
5f91c3cb1SSiva Durga Prasad Paladugu  * SPDX-License-Identifier: BSD-3-Clause
6f91c3cb1SSiva Durga Prasad Paladugu  */
7f91c3cb1SSiva Durga Prasad Paladugu 
85a8ffeabSTejas Patel #include <assert.h>
901a326abSPrasad Kummari 
1009d40e0eSAntonio Nino Diaz #include <common/debug.h>
1109d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1209d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
130abf4bbaSSaeed Nowshadi #include <plat/arm/common/plat_arm.h>
1401a326abSPrasad Kummari #include <plat/common/platform.h>
1501a326abSPrasad Kummari #include <plat_arm.h>
1609d40e0eSAntonio Nino Diaz 
1788ee0816SJay Buddhabhatti #include "drivers/delay_timer.h"
1801a326abSPrasad Kummari #include <plat_private.h>
19394a65aaSTejas Patel #include "pm_api_sys.h"
20394a65aaSTejas Patel #include "pm_client.h"
2101a326abSPrasad Kummari #include <pm_common.h>
2288ee0816SJay Buddhabhatti #include "pm_ipi.h"
2388ee0816SJay Buddhabhatti #include "pm_svc_main.h"
24394a65aaSTejas Patel 
25f91c3cb1SSiva Durga Prasad Paladugu static uintptr_t versal_sec_entry;
26f91c3cb1SSiva Durga Prasad Paladugu 
27912b7a6fSVenkatesh Yadav Abbarapu static int32_t versal_pwr_domain_on(u_register_t mpidr)
28f91c3cb1SSiva Durga Prasad Paladugu {
29912b7a6fSVenkatesh Yadav Abbarapu 	int32_t cpu_id = plat_core_pos_by_mpidr(mpidr);
30394a65aaSTejas Patel 	const struct pm_proc *proc;
31f91c3cb1SSiva Durga Prasad Paladugu 
32f91c3cb1SSiva Durga Prasad Paladugu 	VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr);
33f91c3cb1SSiva Durga Prasad Paladugu 
34b9fa2d9fSAbhyuday Godhasara 	if (cpu_id == -1) {
35f91c3cb1SSiva Durga Prasad Paladugu 		return PSCI_E_INTERN_FAIL;
36b9fa2d9fSAbhyuday Godhasara 	}
37f91c3cb1SSiva Durga Prasad Paladugu 
38912b7a6fSVenkatesh Yadav Abbarapu 	proc = pm_get_proc((uint32_t)cpu_id);
39*652c1ab1SMichal Simek 	if (!proc) {
40*652c1ab1SMichal Simek 		return PSCI_E_INTERN_FAIL;
41*652c1ab1SMichal Simek 	}
42f91c3cb1SSiva Durga Prasad Paladugu 
43394a65aaSTejas Patel 	/* Send request to PMC to wake up selected ACPU core */
44526a1fd1SAbhyuday Godhasara 	(void)pm_req_wakeup(proc->node_id, (versal_sec_entry & 0xFFFFFFFFU) | 0x1U,
454697164aSTejas Patel 			    versal_sec_entry >> 32, 0, SECURE_FLAG);
46f91c3cb1SSiva Durga Prasad Paladugu 
47394a65aaSTejas Patel 	/* Clear power down request */
48394a65aaSTejas Patel 	pm_client_wakeup(proc);
49f91c3cb1SSiva Durga Prasad Paladugu 
50f91c3cb1SSiva Durga Prasad Paladugu 	return PSCI_E_SUCCESS;
51f91c3cb1SSiva Durga Prasad Paladugu }
52f91c3cb1SSiva Durga Prasad Paladugu 
535a8ffeabSTejas Patel /**
545a8ffeabSTejas Patel  * versal_pwr_domain_suspend() - This function sends request to PMC to suspend
555a8ffeabSTejas Patel  *                               core.
56de7ed953SPrasad Kummari  * @target_state: Targated state.
575a8ffeabSTejas Patel  *
585a8ffeabSTejas Patel  */
595a8ffeabSTejas Patel static void versal_pwr_domain_suspend(const psci_power_state_t *target_state)
605a8ffeabSTejas Patel {
61912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t state;
62912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t cpu_id = plat_my_core_pos();
635a8ffeabSTejas Patel 	const struct pm_proc *proc = pm_get_proc(cpu_id);
645a8ffeabSTejas Patel 
65*652c1ab1SMichal Simek 	if (!proc) {
66*652c1ab1SMichal Simek 		return;
67*652c1ab1SMichal Simek 	}
68*652c1ab1SMichal Simek 
690623dceaSAbhyuday Godhasara 	for (size_t i = 0U; i <= PLAT_MAX_PWR_LVL; i++) {
705a8ffeabSTejas Patel 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
715a8ffeabSTejas Patel 			__func__, i, target_state->pwr_domain_state[i]);
72b9fa2d9fSAbhyuday Godhasara 	}
735a8ffeabSTejas Patel 
745a8ffeabSTejas Patel 	plat_versal_gic_cpuif_disable();
755a8ffeabSTejas Patel 
76d4c7b550SRavi Patel 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
775a8ffeabSTejas Patel 		plat_versal_gic_save();
78d4c7b550SRavi Patel 	}
795a8ffeabSTejas Patel 
805a8ffeabSTejas Patel 	state = target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE ?
815a8ffeabSTejas Patel 		PM_STATE_SUSPEND_TO_RAM : PM_STATE_CPU_IDLE;
825a8ffeabSTejas Patel 
835a8ffeabSTejas Patel 	/* Send request to PMC to suspend this core */
84526a1fd1SAbhyuday Godhasara 	(void)pm_self_suspend(proc->node_id, MAX_LATENCY, state, versal_sec_entry,
854697164aSTejas Patel 			      SECURE_FLAG);
865a8ffeabSTejas Patel 
875a8ffeabSTejas Patel 	/* APU is to be turned off */
885a8ffeabSTejas Patel 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
895a8ffeabSTejas Patel 		/* disable coherency */
905a8ffeabSTejas Patel 		plat_arm_interconnect_exit_coherency();
915a8ffeabSTejas Patel 	}
925a8ffeabSTejas Patel }
935a8ffeabSTejas Patel 
945a8ffeabSTejas Patel /**
955a8ffeabSTejas Patel  * versal_pwr_domain_suspend_finish() - This function performs actions to finish
965a8ffeabSTejas Patel  *                                      suspend procedure.
97de7ed953SPrasad Kummari  * @target_state: Targated state.
985a8ffeabSTejas Patel  *
995a8ffeabSTejas Patel  */
1005a8ffeabSTejas Patel static void versal_pwr_domain_suspend_finish(
1015a8ffeabSTejas Patel 					const psci_power_state_t *target_state)
1025a8ffeabSTejas Patel {
103912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t cpu_id = plat_my_core_pos();
1045a8ffeabSTejas Patel 	const struct pm_proc *proc = pm_get_proc(cpu_id);
1055a8ffeabSTejas Patel 
106*652c1ab1SMichal Simek 	if (!proc) {
107*652c1ab1SMichal Simek 		return;
108*652c1ab1SMichal Simek 	}
109*652c1ab1SMichal Simek 
1100623dceaSAbhyuday Godhasara 	for (size_t i = 0U; i <= PLAT_MAX_PWR_LVL; i++) {
1115a8ffeabSTejas Patel 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
1125a8ffeabSTejas Patel 			__func__, i, target_state->pwr_domain_state[i]);
113b9fa2d9fSAbhyuday Godhasara 	}
1145a8ffeabSTejas Patel 
1155a8ffeabSTejas Patel 	/* Clear the APU power control register for this cpu */
1165a8ffeabSTejas Patel 	pm_client_wakeup(proc);
1175a8ffeabSTejas Patel 
1185a8ffeabSTejas Patel 	/* enable coherency */
1195a8ffeabSTejas Patel 	plat_arm_interconnect_enter_coherency();
1205a8ffeabSTejas Patel 
1215a8ffeabSTejas Patel 	/* APU was turned off, so restore GIC context */
1225a8ffeabSTejas Patel 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
1235a8ffeabSTejas Patel 		plat_versal_gic_resume();
1245a8ffeabSTejas Patel 	}
125d4c7b550SRavi Patel 
126d4c7b550SRavi Patel 	plat_versal_gic_cpuif_enable();
1275a8ffeabSTejas Patel }
1285a8ffeabSTejas Patel 
129f91c3cb1SSiva Durga Prasad Paladugu void versal_pwr_domain_on_finish(const psci_power_state_t *target_state)
130f91c3cb1SSiva Durga Prasad Paladugu {
131f91c3cb1SSiva Durga Prasad Paladugu 	/* Enable the gic cpu interface */
132f91c3cb1SSiva Durga Prasad Paladugu 	plat_versal_gic_pcpu_init();
133f91c3cb1SSiva Durga Prasad Paladugu 
134f91c3cb1SSiva Durga Prasad Paladugu 	/* Program the gic per-cpu distributor or re-distributor interface */
135f91c3cb1SSiva Durga Prasad Paladugu 	plat_versal_gic_cpuif_enable();
136f91c3cb1SSiva Durga Prasad Paladugu }
137f91c3cb1SSiva Durga Prasad Paladugu 
1385a8ffeabSTejas Patel /**
139de7ed953SPrasad Kummari  * versal_system_off() - This function sends the system off request to firmware.
140de7ed953SPrasad Kummari  *                       This function does not return.
141de7ed953SPrasad Kummari  *
1420abf4bbaSSaeed Nowshadi  */
1430abf4bbaSSaeed Nowshadi static void __dead2 versal_system_off(void)
1440abf4bbaSSaeed Nowshadi {
1450abf4bbaSSaeed Nowshadi 	/* Send the power down request to the PMC */
146526a1fd1SAbhyuday Godhasara 	(void)pm_system_shutdown(XPM_SHUTDOWN_TYPE_SHUTDOWN,
1474697164aSTejas Patel 				 pm_get_shutdown_scope(), SECURE_FLAG);
1480abf4bbaSSaeed Nowshadi 
149b9fa2d9fSAbhyuday Godhasara 	while (1) {
1500abf4bbaSSaeed Nowshadi 		wfi();
1510abf4bbaSSaeed Nowshadi 	}
152b9fa2d9fSAbhyuday Godhasara }
1530abf4bbaSSaeed Nowshadi 
1540abf4bbaSSaeed Nowshadi /**
155de7ed953SPrasad Kummari  * versal_system_reset() - This function sends the reset request to firmware
156de7ed953SPrasad Kummari  *                         for the system to reset.  This function does not
157de7ed953SPrasad Kummari  *			   return.
158de7ed953SPrasad Kummari  *
1590abf4bbaSSaeed Nowshadi  */
1600abf4bbaSSaeed Nowshadi static void __dead2 versal_system_reset(void)
1610abf4bbaSSaeed Nowshadi {
16288ee0816SJay Buddhabhatti 	uint32_t ret, timeout = 10000U;
16388ee0816SJay Buddhabhatti 
16488ee0816SJay Buddhabhatti 	request_cpu_pwrdwn();
16588ee0816SJay Buddhabhatti 
16688ee0816SJay Buddhabhatti 	/*
16788ee0816SJay Buddhabhatti 	 * Send the system reset request to the firmware if power down request
16888ee0816SJay Buddhabhatti 	 * is not received from firmware.
16988ee0816SJay Buddhabhatti 	 */
17088ee0816SJay Buddhabhatti 	if (!pwrdwn_req_received) {
171526a1fd1SAbhyuday Godhasara 		(void)pm_system_shutdown(XPM_SHUTDOWN_TYPE_RESET,
1724697164aSTejas Patel 					 pm_get_shutdown_scope(), SECURE_FLAG);
1730abf4bbaSSaeed Nowshadi 
17488ee0816SJay Buddhabhatti 		/*
17588ee0816SJay Buddhabhatti 		 * Wait for system shutdown request completed and idle callback
17688ee0816SJay Buddhabhatti 		 * not received.
17788ee0816SJay Buddhabhatti 		 */
17888ee0816SJay Buddhabhatti 		do {
17988ee0816SJay Buddhabhatti 			ret = ipi_mb_enquire_status(primary_proc->ipi->local_ipi_id,
18088ee0816SJay Buddhabhatti 						    primary_proc->ipi->remote_ipi_id);
18188ee0816SJay Buddhabhatti 			udelay(100);
18288ee0816SJay Buddhabhatti 			timeout--;
18388ee0816SJay Buddhabhatti 		} while ((ret != IPI_MB_STATUS_RECV_PENDING) && (timeout > 0U));
18488ee0816SJay Buddhabhatti 	}
18588ee0816SJay Buddhabhatti 
18688ee0816SJay Buddhabhatti 	(void)psci_cpu_off();
18788ee0816SJay Buddhabhatti 
188b9fa2d9fSAbhyuday Godhasara 	while (1) {
1890abf4bbaSSaeed Nowshadi 		wfi();
1900abf4bbaSSaeed Nowshadi 	}
191b9fa2d9fSAbhyuday Godhasara }
1920abf4bbaSSaeed Nowshadi 
1930abf4bbaSSaeed Nowshadi /**
194de7ed953SPrasad Kummari  * versal_pwr_domain_off() - This function performs actions to turn off core.
195de7ed953SPrasad Kummari  * @target_state: Targated state.
1965a8ffeabSTejas Patel  *
1975a8ffeabSTejas Patel  */
1985a8ffeabSTejas Patel static void versal_pwr_domain_off(const psci_power_state_t *target_state)
1995a8ffeabSTejas Patel {
20059497016SJay Buddhabhatti 	uint32_t ret, fw_api_version, version[PAYLOAD_ARG_CNT] = {0U};
201912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t cpu_id = plat_my_core_pos();
2025a8ffeabSTejas Patel 	const struct pm_proc *proc = pm_get_proc(cpu_id);
2035a8ffeabSTejas Patel 
204*652c1ab1SMichal Simek 	if (!proc) {
205*652c1ab1SMichal Simek 		return;
206*652c1ab1SMichal Simek 	}
207*652c1ab1SMichal Simek 
2080623dceaSAbhyuday Godhasara 	for (size_t i = 0U; i <= PLAT_MAX_PWR_LVL; i++) {
2095a8ffeabSTejas Patel 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
2105a8ffeabSTejas Patel 			__func__, i, target_state->pwr_domain_state[i]);
211b9fa2d9fSAbhyuday Godhasara 	}
2125a8ffeabSTejas Patel 
2135a8ffeabSTejas Patel 	/* Prevent interrupts from spuriously waking up this cpu */
2145a8ffeabSTejas Patel 	plat_versal_gic_cpuif_disable();
2155a8ffeabSTejas Patel 
2165a8ffeabSTejas Patel 	/*
2175a8ffeabSTejas Patel 	 * Send request to PMC to power down the appropriate APU CPU
2185a8ffeabSTejas Patel 	 * core.
2195a8ffeabSTejas Patel 	 * According to PSCI specification, CPU_off function does not
2205a8ffeabSTejas Patel 	 * have resume address and CPU core can only be woken up
2215a8ffeabSTejas Patel 	 * invoking CPU_on function, during which resume address will
2225a8ffeabSTejas Patel 	 * be set.
2235a8ffeabSTejas Patel 	 */
22459497016SJay Buddhabhatti 	ret = pm_feature_check((uint32_t)PM_SELF_SUSPEND, &version[0], SECURE_FLAG);
22559497016SJay Buddhabhatti 	if (ret == PM_RET_SUCCESS) {
22659497016SJay Buddhabhatti 		fw_api_version = version[0] & 0xFFFFU;
22759497016SJay Buddhabhatti 		if (fw_api_version >= 3U) {
22859497016SJay Buddhabhatti 			(void)pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_OFF, 0,
22959497016SJay Buddhabhatti 					      SECURE_FLAG);
23059497016SJay Buddhabhatti 		} else {
231526a1fd1SAbhyuday Godhasara 			(void)pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_IDLE, 0,
2324697164aSTejas Patel 					      SECURE_FLAG);
2335a8ffeabSTejas Patel 		}
23459497016SJay Buddhabhatti 	}
23559497016SJay Buddhabhatti }
2365a8ffeabSTejas Patel 
2375a8ffeabSTejas Patel /**
2385a8ffeabSTejas Patel  * versal_validate_power_state() - This function ensures that the power state
2395a8ffeabSTejas Patel  *                                 parameter in request is valid.
240de7ed953SPrasad Kummari  * @power_state: Power state of core.
241de7ed953SPrasad Kummari  * @req_state: Requested state.
2425a8ffeabSTejas Patel  *
243de7ed953SPrasad Kummari  * Return: Returns status, either success or reason.
2445a8ffeabSTejas Patel  *
2455a8ffeabSTejas Patel  */
246912b7a6fSVenkatesh Yadav Abbarapu static int32_t versal_validate_power_state(uint32_t power_state,
2475a8ffeabSTejas Patel 				       psci_power_state_t *req_state)
2485a8ffeabSTejas Patel {
2495a8ffeabSTejas Patel 	VERBOSE("%s: power_state: 0x%x\n", __func__, power_state);
2505a8ffeabSTejas Patel 
251912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t pstate = psci_get_pstate_type(power_state);
2525a8ffeabSTejas Patel 
2535a8ffeabSTejas Patel 	assert(req_state);
2545a8ffeabSTejas Patel 
2555a8ffeabSTejas Patel 	/* Sanity check the requested state */
256b9fa2d9fSAbhyuday Godhasara 	if (pstate == PSTATE_TYPE_STANDBY) {
2575a8ffeabSTejas Patel 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE;
258b9fa2d9fSAbhyuday Godhasara 	} else {
2595a8ffeabSTejas Patel 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE;
260b9fa2d9fSAbhyuday Godhasara 	}
2615a8ffeabSTejas Patel 
2625a8ffeabSTejas Patel 	/* We expect the 'state id' to be zero */
263a62c40d4SAbhyuday Godhasara 	if (psci_get_pstate_id(power_state) != 0U) {
2645a8ffeabSTejas Patel 		return PSCI_E_INVALID_PARAMS;
265b9fa2d9fSAbhyuday Godhasara 	}
2665a8ffeabSTejas Patel 
2675a8ffeabSTejas Patel 	return PSCI_E_SUCCESS;
2685a8ffeabSTejas Patel }
2695a8ffeabSTejas Patel 
2705a8ffeabSTejas Patel /**
271de7ed953SPrasad Kummari  * versal_get_sys_suspend_power_state() - Get power state for system suspend.
272de7ed953SPrasad Kummari  * @req_state: Requested state.
2735a8ffeabSTejas Patel  *
2745a8ffeabSTejas Patel  */
2755a8ffeabSTejas Patel static void versal_get_sys_suspend_power_state(psci_power_state_t *req_state)
2765a8ffeabSTejas Patel {
2775a8ffeabSTejas Patel 	req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE;
2785a8ffeabSTejas Patel 	req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE;
2795a8ffeabSTejas Patel }
2805a8ffeabSTejas Patel 
281f91c3cb1SSiva Durga Prasad Paladugu static const struct plat_psci_ops versal_nopmc_psci_ops = {
282394a65aaSTejas Patel 	.pwr_domain_on			= versal_pwr_domain_on,
2835a8ffeabSTejas Patel 	.pwr_domain_off			= versal_pwr_domain_off,
284f91c3cb1SSiva Durga Prasad Paladugu 	.pwr_domain_on_finish		= versal_pwr_domain_on_finish,
2855a8ffeabSTejas Patel 	.pwr_domain_suspend		= versal_pwr_domain_suspend,
2865a8ffeabSTejas Patel 	.pwr_domain_suspend_finish	= versal_pwr_domain_suspend_finish,
2870abf4bbaSSaeed Nowshadi 	.system_off			= versal_system_off,
2880abf4bbaSSaeed Nowshadi 	.system_reset			= versal_system_reset,
2895a8ffeabSTejas Patel 	.validate_power_state		= versal_validate_power_state,
2905a8ffeabSTejas Patel 	.get_sys_suspend_power_state	= versal_get_sys_suspend_power_state,
291f91c3cb1SSiva Durga Prasad Paladugu };
292f91c3cb1SSiva Durga Prasad Paladugu 
293f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
294f91c3cb1SSiva Durga Prasad Paladugu  * Export the platform specific power ops.
295f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
296f7c48d9eSVenkatesh Yadav Abbarapu int32_t plat_setup_psci_ops(uintptr_t sec_entrypoint,
297f91c3cb1SSiva Durga Prasad Paladugu 			const struct plat_psci_ops **psci_ops)
298f91c3cb1SSiva Durga Prasad Paladugu {
299f91c3cb1SSiva Durga Prasad Paladugu 	versal_sec_entry = sec_entrypoint;
300f91c3cb1SSiva Durga Prasad Paladugu 
301f91c3cb1SSiva Durga Prasad Paladugu 	*psci_ops = &versal_nopmc_psci_ops;
302f91c3cb1SSiva Durga Prasad Paladugu 
303f91c3cb1SSiva Durga Prasad Paladugu 	return 0;
304f91c3cb1SSiva Durga Prasad Paladugu }
305