xref: /rk3399_ARM-atf/plat/xilinx/versal/plat_psci.c (revision 5949701600c7f3c3a6589d0efd743615156c34b6)
1f91c3cb1SSiva Durga Prasad Paladugu /*
2619bc13eSMichal Simek  * Copyright (c) 2018-2021, Arm Limited and Contributors. All rights reserved.
3de7ed953SPrasad Kummari  * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
4f91c3cb1SSiva Durga Prasad Paladugu  *
5f91c3cb1SSiva Durga Prasad Paladugu  * SPDX-License-Identifier: BSD-3-Clause
6f91c3cb1SSiva Durga Prasad Paladugu  */
7f91c3cb1SSiva Durga Prasad Paladugu 
85a8ffeabSTejas Patel #include <assert.h>
901a326abSPrasad Kummari 
1009d40e0eSAntonio Nino Diaz #include <common/debug.h>
1109d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1209d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
130abf4bbaSSaeed Nowshadi #include <plat/arm/common/plat_arm.h>
1401a326abSPrasad Kummari #include <plat/common/platform.h>
1501a326abSPrasad Kummari #include <plat_arm.h>
1609d40e0eSAntonio Nino Diaz 
1788ee0816SJay Buddhabhatti #include "drivers/delay_timer.h"
1801a326abSPrasad Kummari #include <plat_private.h>
19394a65aaSTejas Patel #include "pm_api_sys.h"
20394a65aaSTejas Patel #include "pm_client.h"
2101a326abSPrasad Kummari #include <pm_common.h>
2288ee0816SJay Buddhabhatti #include "pm_ipi.h"
2388ee0816SJay Buddhabhatti #include "pm_svc_main.h"
24394a65aaSTejas Patel 
25f91c3cb1SSiva Durga Prasad Paladugu static uintptr_t versal_sec_entry;
26f91c3cb1SSiva Durga Prasad Paladugu 
27912b7a6fSVenkatesh Yadav Abbarapu static int32_t versal_pwr_domain_on(u_register_t mpidr)
28f91c3cb1SSiva Durga Prasad Paladugu {
29912b7a6fSVenkatesh Yadav Abbarapu 	int32_t cpu_id = plat_core_pos_by_mpidr(mpidr);
30394a65aaSTejas Patel 	const struct pm_proc *proc;
31f91c3cb1SSiva Durga Prasad Paladugu 
32f91c3cb1SSiva Durga Prasad Paladugu 	VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr);
33f91c3cb1SSiva Durga Prasad Paladugu 
34b9fa2d9fSAbhyuday Godhasara 	if (cpu_id == -1) {
35f91c3cb1SSiva Durga Prasad Paladugu 		return PSCI_E_INTERN_FAIL;
36b9fa2d9fSAbhyuday Godhasara 	}
37f91c3cb1SSiva Durga Prasad Paladugu 
38912b7a6fSVenkatesh Yadav Abbarapu 	proc = pm_get_proc((uint32_t)cpu_id);
39f91c3cb1SSiva Durga Prasad Paladugu 
40394a65aaSTejas Patel 	/* Send request to PMC to wake up selected ACPU core */
41526a1fd1SAbhyuday Godhasara 	(void)pm_req_wakeup(proc->node_id, (versal_sec_entry & 0xFFFFFFFFU) | 0x1U,
424697164aSTejas Patel 			    versal_sec_entry >> 32, 0, SECURE_FLAG);
43f91c3cb1SSiva Durga Prasad Paladugu 
44394a65aaSTejas Patel 	/* Clear power down request */
45394a65aaSTejas Patel 	pm_client_wakeup(proc);
46f91c3cb1SSiva Durga Prasad Paladugu 
47f91c3cb1SSiva Durga Prasad Paladugu 	return PSCI_E_SUCCESS;
48f91c3cb1SSiva Durga Prasad Paladugu }
49f91c3cb1SSiva Durga Prasad Paladugu 
505a8ffeabSTejas Patel /**
515a8ffeabSTejas Patel  * versal_pwr_domain_suspend() - This function sends request to PMC to suspend
525a8ffeabSTejas Patel  *                               core.
53de7ed953SPrasad Kummari  * @target_state: Targated state.
545a8ffeabSTejas Patel  *
555a8ffeabSTejas Patel  */
565a8ffeabSTejas Patel static void versal_pwr_domain_suspend(const psci_power_state_t *target_state)
575a8ffeabSTejas Patel {
58912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t state;
59912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t cpu_id = plat_my_core_pos();
605a8ffeabSTejas Patel 	const struct pm_proc *proc = pm_get_proc(cpu_id);
615a8ffeabSTejas Patel 
620623dceaSAbhyuday Godhasara 	for (size_t i = 0U; i <= PLAT_MAX_PWR_LVL; i++) {
635a8ffeabSTejas Patel 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
645a8ffeabSTejas Patel 			__func__, i, target_state->pwr_domain_state[i]);
65b9fa2d9fSAbhyuday Godhasara 	}
665a8ffeabSTejas Patel 
675a8ffeabSTejas Patel 	plat_versal_gic_cpuif_disable();
685a8ffeabSTejas Patel 
69d4c7b550SRavi Patel 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
705a8ffeabSTejas Patel 		plat_versal_gic_save();
71d4c7b550SRavi Patel 	}
725a8ffeabSTejas Patel 
735a8ffeabSTejas Patel 	state = target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE ?
745a8ffeabSTejas Patel 		PM_STATE_SUSPEND_TO_RAM : PM_STATE_CPU_IDLE;
755a8ffeabSTejas Patel 
765a8ffeabSTejas Patel 	/* Send request to PMC to suspend this core */
77526a1fd1SAbhyuday Godhasara 	(void)pm_self_suspend(proc->node_id, MAX_LATENCY, state, versal_sec_entry,
784697164aSTejas Patel 			      SECURE_FLAG);
795a8ffeabSTejas Patel 
805a8ffeabSTejas Patel 	/* APU is to be turned off */
815a8ffeabSTejas Patel 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
825a8ffeabSTejas Patel 		/* disable coherency */
835a8ffeabSTejas Patel 		plat_arm_interconnect_exit_coherency();
845a8ffeabSTejas Patel 	}
855a8ffeabSTejas Patel }
865a8ffeabSTejas Patel 
875a8ffeabSTejas Patel /**
885a8ffeabSTejas Patel  * versal_pwr_domain_suspend_finish() - This function performs actions to finish
895a8ffeabSTejas Patel  *                                      suspend procedure.
90de7ed953SPrasad Kummari  * @target_state: Targated state.
915a8ffeabSTejas Patel  *
925a8ffeabSTejas Patel  */
935a8ffeabSTejas Patel static void versal_pwr_domain_suspend_finish(
945a8ffeabSTejas Patel 					const psci_power_state_t *target_state)
955a8ffeabSTejas Patel {
96912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t cpu_id = plat_my_core_pos();
975a8ffeabSTejas Patel 	const struct pm_proc *proc = pm_get_proc(cpu_id);
985a8ffeabSTejas Patel 
990623dceaSAbhyuday Godhasara 	for (size_t i = 0U; i <= PLAT_MAX_PWR_LVL; i++) {
1005a8ffeabSTejas Patel 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
1015a8ffeabSTejas Patel 			__func__, i, target_state->pwr_domain_state[i]);
102b9fa2d9fSAbhyuday Godhasara 	}
1035a8ffeabSTejas Patel 
1045a8ffeabSTejas Patel 	/* Clear the APU power control register for this cpu */
1055a8ffeabSTejas Patel 	pm_client_wakeup(proc);
1065a8ffeabSTejas Patel 
1075a8ffeabSTejas Patel 	/* enable coherency */
1085a8ffeabSTejas Patel 	plat_arm_interconnect_enter_coherency();
1095a8ffeabSTejas Patel 
1105a8ffeabSTejas Patel 	/* APU was turned off, so restore GIC context */
1115a8ffeabSTejas Patel 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
1125a8ffeabSTejas Patel 		plat_versal_gic_resume();
1135a8ffeabSTejas Patel 	}
114d4c7b550SRavi Patel 
115d4c7b550SRavi Patel 	plat_versal_gic_cpuif_enable();
1165a8ffeabSTejas Patel }
1175a8ffeabSTejas Patel 
118f91c3cb1SSiva Durga Prasad Paladugu void versal_pwr_domain_on_finish(const psci_power_state_t *target_state)
119f91c3cb1SSiva Durga Prasad Paladugu {
120f91c3cb1SSiva Durga Prasad Paladugu 	/* Enable the gic cpu interface */
121f91c3cb1SSiva Durga Prasad Paladugu 	plat_versal_gic_pcpu_init();
122f91c3cb1SSiva Durga Prasad Paladugu 
123f91c3cb1SSiva Durga Prasad Paladugu 	/* Program the gic per-cpu distributor or re-distributor interface */
124f91c3cb1SSiva Durga Prasad Paladugu 	plat_versal_gic_cpuif_enable();
125f91c3cb1SSiva Durga Prasad Paladugu }
126f91c3cb1SSiva Durga Prasad Paladugu 
1275a8ffeabSTejas Patel /**
128de7ed953SPrasad Kummari  * versal_system_off() - This function sends the system off request to firmware.
129de7ed953SPrasad Kummari  *                       This function does not return.
130de7ed953SPrasad Kummari  *
1310abf4bbaSSaeed Nowshadi  */
1320abf4bbaSSaeed Nowshadi static void __dead2 versal_system_off(void)
1330abf4bbaSSaeed Nowshadi {
1340abf4bbaSSaeed Nowshadi 	/* Send the power down request to the PMC */
135526a1fd1SAbhyuday Godhasara 	(void)pm_system_shutdown(XPM_SHUTDOWN_TYPE_SHUTDOWN,
1364697164aSTejas Patel 				 pm_get_shutdown_scope(), SECURE_FLAG);
1370abf4bbaSSaeed Nowshadi 
138b9fa2d9fSAbhyuday Godhasara 	while (1) {
1390abf4bbaSSaeed Nowshadi 		wfi();
1400abf4bbaSSaeed Nowshadi 	}
141b9fa2d9fSAbhyuday Godhasara }
1420abf4bbaSSaeed Nowshadi 
1430abf4bbaSSaeed Nowshadi /**
144de7ed953SPrasad Kummari  * versal_system_reset() - This function sends the reset request to firmware
145de7ed953SPrasad Kummari  *                         for the system to reset.  This function does not
146de7ed953SPrasad Kummari  *			   return.
147de7ed953SPrasad Kummari  *
1480abf4bbaSSaeed Nowshadi  */
1490abf4bbaSSaeed Nowshadi static void __dead2 versal_system_reset(void)
1500abf4bbaSSaeed Nowshadi {
15188ee0816SJay Buddhabhatti 	uint32_t ret, timeout = 10000U;
15288ee0816SJay Buddhabhatti 
15388ee0816SJay Buddhabhatti 	request_cpu_pwrdwn();
15488ee0816SJay Buddhabhatti 
15588ee0816SJay Buddhabhatti 	/*
15688ee0816SJay Buddhabhatti 	 * Send the system reset request to the firmware if power down request
15788ee0816SJay Buddhabhatti 	 * is not received from firmware.
15888ee0816SJay Buddhabhatti 	 */
15988ee0816SJay Buddhabhatti 	if (!pwrdwn_req_received) {
160526a1fd1SAbhyuday Godhasara 		(void)pm_system_shutdown(XPM_SHUTDOWN_TYPE_RESET,
1614697164aSTejas Patel 					 pm_get_shutdown_scope(), SECURE_FLAG);
1620abf4bbaSSaeed Nowshadi 
16388ee0816SJay Buddhabhatti 		/*
16488ee0816SJay Buddhabhatti 		 * Wait for system shutdown request completed and idle callback
16588ee0816SJay Buddhabhatti 		 * not received.
16688ee0816SJay Buddhabhatti 		 */
16788ee0816SJay Buddhabhatti 		do {
16888ee0816SJay Buddhabhatti 			ret = ipi_mb_enquire_status(primary_proc->ipi->local_ipi_id,
16988ee0816SJay Buddhabhatti 						    primary_proc->ipi->remote_ipi_id);
17088ee0816SJay Buddhabhatti 			udelay(100);
17188ee0816SJay Buddhabhatti 			timeout--;
17288ee0816SJay Buddhabhatti 		} while ((ret != IPI_MB_STATUS_RECV_PENDING) && (timeout > 0U));
17388ee0816SJay Buddhabhatti 	}
17488ee0816SJay Buddhabhatti 
17588ee0816SJay Buddhabhatti 	(void)psci_cpu_off();
17688ee0816SJay Buddhabhatti 
177b9fa2d9fSAbhyuday Godhasara 	while (1) {
1780abf4bbaSSaeed Nowshadi 		wfi();
1790abf4bbaSSaeed Nowshadi 	}
180b9fa2d9fSAbhyuday Godhasara }
1810abf4bbaSSaeed Nowshadi 
1820abf4bbaSSaeed Nowshadi /**
183de7ed953SPrasad Kummari  * versal_pwr_domain_off() - This function performs actions to turn off core.
184de7ed953SPrasad Kummari  * @target_state: Targated state.
1855a8ffeabSTejas Patel  *
1865a8ffeabSTejas Patel  */
1875a8ffeabSTejas Patel static void versal_pwr_domain_off(const psci_power_state_t *target_state)
1885a8ffeabSTejas Patel {
189*59497016SJay Buddhabhatti 	uint32_t ret, fw_api_version, version[PAYLOAD_ARG_CNT] = {0U};
190912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t cpu_id = plat_my_core_pos();
1915a8ffeabSTejas Patel 	const struct pm_proc *proc = pm_get_proc(cpu_id);
1925a8ffeabSTejas Patel 
1930623dceaSAbhyuday Godhasara 	for (size_t i = 0U; i <= PLAT_MAX_PWR_LVL; i++) {
1945a8ffeabSTejas Patel 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
1955a8ffeabSTejas Patel 			__func__, i, target_state->pwr_domain_state[i]);
196b9fa2d9fSAbhyuday Godhasara 	}
1975a8ffeabSTejas Patel 
1985a8ffeabSTejas Patel 	/* Prevent interrupts from spuriously waking up this cpu */
1995a8ffeabSTejas Patel 	plat_versal_gic_cpuif_disable();
2005a8ffeabSTejas Patel 
2015a8ffeabSTejas Patel 	/*
2025a8ffeabSTejas Patel 	 * Send request to PMC to power down the appropriate APU CPU
2035a8ffeabSTejas Patel 	 * core.
2045a8ffeabSTejas Patel 	 * According to PSCI specification, CPU_off function does not
2055a8ffeabSTejas Patel 	 * have resume address and CPU core can only be woken up
2065a8ffeabSTejas Patel 	 * invoking CPU_on function, during which resume address will
2075a8ffeabSTejas Patel 	 * be set.
2085a8ffeabSTejas Patel 	 */
209*59497016SJay Buddhabhatti 	ret = pm_feature_check((uint32_t)PM_SELF_SUSPEND, &version[0], SECURE_FLAG);
210*59497016SJay Buddhabhatti 	if (ret == PM_RET_SUCCESS) {
211*59497016SJay Buddhabhatti 		fw_api_version = version[0] & 0xFFFFU;
212*59497016SJay Buddhabhatti 		if (fw_api_version >= 3U) {
213*59497016SJay Buddhabhatti 			(void)pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_OFF, 0,
214*59497016SJay Buddhabhatti 					      SECURE_FLAG);
215*59497016SJay Buddhabhatti 		} else {
216526a1fd1SAbhyuday Godhasara 			(void)pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_IDLE, 0,
2174697164aSTejas Patel 					      SECURE_FLAG);
2185a8ffeabSTejas Patel 		}
219*59497016SJay Buddhabhatti 	}
220*59497016SJay Buddhabhatti }
2215a8ffeabSTejas Patel 
2225a8ffeabSTejas Patel /**
2235a8ffeabSTejas Patel  * versal_validate_power_state() - This function ensures that the power state
2245a8ffeabSTejas Patel  *                                 parameter in request is valid.
225de7ed953SPrasad Kummari  * @power_state: Power state of core.
226de7ed953SPrasad Kummari  * @req_state: Requested state.
2275a8ffeabSTejas Patel  *
228de7ed953SPrasad Kummari  * Return: Returns status, either success or reason.
2295a8ffeabSTejas Patel  *
2305a8ffeabSTejas Patel  */
231912b7a6fSVenkatesh Yadav Abbarapu static int32_t versal_validate_power_state(uint32_t power_state,
2325a8ffeabSTejas Patel 				       psci_power_state_t *req_state)
2335a8ffeabSTejas Patel {
2345a8ffeabSTejas Patel 	VERBOSE("%s: power_state: 0x%x\n", __func__, power_state);
2355a8ffeabSTejas Patel 
236912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t pstate = psci_get_pstate_type(power_state);
2375a8ffeabSTejas Patel 
2385a8ffeabSTejas Patel 	assert(req_state);
2395a8ffeabSTejas Patel 
2405a8ffeabSTejas Patel 	/* Sanity check the requested state */
241b9fa2d9fSAbhyuday Godhasara 	if (pstate == PSTATE_TYPE_STANDBY) {
2425a8ffeabSTejas Patel 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE;
243b9fa2d9fSAbhyuday Godhasara 	} else {
2445a8ffeabSTejas Patel 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE;
245b9fa2d9fSAbhyuday Godhasara 	}
2465a8ffeabSTejas Patel 
2475a8ffeabSTejas Patel 	/* We expect the 'state id' to be zero */
248a62c40d4SAbhyuday Godhasara 	if (psci_get_pstate_id(power_state) != 0U) {
2495a8ffeabSTejas Patel 		return PSCI_E_INVALID_PARAMS;
250b9fa2d9fSAbhyuday Godhasara 	}
2515a8ffeabSTejas Patel 
2525a8ffeabSTejas Patel 	return PSCI_E_SUCCESS;
2535a8ffeabSTejas Patel }
2545a8ffeabSTejas Patel 
2555a8ffeabSTejas Patel /**
256de7ed953SPrasad Kummari  * versal_get_sys_suspend_power_state() - Get power state for system suspend.
257de7ed953SPrasad Kummari  * @req_state: Requested state.
2585a8ffeabSTejas Patel  *
2595a8ffeabSTejas Patel  */
2605a8ffeabSTejas Patel static void versal_get_sys_suspend_power_state(psci_power_state_t *req_state)
2615a8ffeabSTejas Patel {
2625a8ffeabSTejas Patel 	req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE;
2635a8ffeabSTejas Patel 	req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE;
2645a8ffeabSTejas Patel }
2655a8ffeabSTejas Patel 
266f91c3cb1SSiva Durga Prasad Paladugu static const struct plat_psci_ops versal_nopmc_psci_ops = {
267394a65aaSTejas Patel 	.pwr_domain_on			= versal_pwr_domain_on,
2685a8ffeabSTejas Patel 	.pwr_domain_off			= versal_pwr_domain_off,
269f91c3cb1SSiva Durga Prasad Paladugu 	.pwr_domain_on_finish		= versal_pwr_domain_on_finish,
2705a8ffeabSTejas Patel 	.pwr_domain_suspend		= versal_pwr_domain_suspend,
2715a8ffeabSTejas Patel 	.pwr_domain_suspend_finish	= versal_pwr_domain_suspend_finish,
2720abf4bbaSSaeed Nowshadi 	.system_off			= versal_system_off,
2730abf4bbaSSaeed Nowshadi 	.system_reset			= versal_system_reset,
2745a8ffeabSTejas Patel 	.validate_power_state		= versal_validate_power_state,
2755a8ffeabSTejas Patel 	.get_sys_suspend_power_state	= versal_get_sys_suspend_power_state,
276f91c3cb1SSiva Durga Prasad Paladugu };
277f91c3cb1SSiva Durga Prasad Paladugu 
278f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
279f91c3cb1SSiva Durga Prasad Paladugu  * Export the platform specific power ops.
280f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
281f7c48d9eSVenkatesh Yadav Abbarapu int32_t plat_setup_psci_ops(uintptr_t sec_entrypoint,
282f91c3cb1SSiva Durga Prasad Paladugu 			const struct plat_psci_ops **psci_ops)
283f91c3cb1SSiva Durga Prasad Paladugu {
284f91c3cb1SSiva Durga Prasad Paladugu 	versal_sec_entry = sec_entrypoint;
285f91c3cb1SSiva Durga Prasad Paladugu 
286f91c3cb1SSiva Durga Prasad Paladugu 	*psci_ops = &versal_nopmc_psci_ops;
287f91c3cb1SSiva Durga Prasad Paladugu 
288f91c3cb1SSiva Durga Prasad Paladugu 	return 0;
289f91c3cb1SSiva Durga Prasad Paladugu }
290