xref: /rk3399_ARM-atf/plat/xilinx/versal/plat_psci.c (revision 0c0b19f42de25bb75760d6cca02c325c08a33882)
1f91c3cb1SSiva Durga Prasad Paladugu /*
2619bc13eSMichal Simek  * Copyright (c) 2018-2021, Arm Limited and Contributors. All rights reserved.
372eb16b7SDevanshi Chauhan Alpeshbhai  * Copyright (c) 2022-2025, Advanced Micro Devices, Inc. All rights reserved.
4f91c3cb1SSiva Durga Prasad Paladugu  *
5f91c3cb1SSiva Durga Prasad Paladugu  * SPDX-License-Identifier: BSD-3-Clause
6f91c3cb1SSiva Durga Prasad Paladugu  */
7f91c3cb1SSiva Durga Prasad Paladugu 
85a8ffeabSTejas Patel #include <assert.h>
901a326abSPrasad Kummari 
1009d40e0eSAntonio Nino Diaz #include <common/debug.h>
11*3e3cdf26SRonak Jain #include <common/ep_info.h>
1209d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1309d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
140abf4bbaSSaeed Nowshadi #include <plat/arm/common/plat_arm.h>
1501a326abSPrasad Kummari #include <plat/common/platform.h>
1601a326abSPrasad Kummari #include <plat_arm.h>
1709d40e0eSAntonio Nino Diaz 
1888ee0816SJay Buddhabhatti #include "drivers/delay_timer.h"
1901a326abSPrasad Kummari #include <plat_private.h>
20394a65aaSTejas Patel #include "pm_api_sys.h"
21394a65aaSTejas Patel #include "pm_client.h"
2201a326abSPrasad Kummari #include <pm_common.h>
2388ee0816SJay Buddhabhatti #include "pm_ipi.h"
2488ee0816SJay Buddhabhatti #include "pm_svc_main.h"
25394a65aaSTejas Patel 
2672eb16b7SDevanshi Chauhan Alpeshbhai #define SEC_ENTRY_ADDRESS_MASK		0xFFFFFFFFUL
2772eb16b7SDevanshi Chauhan Alpeshbhai #define RESUME_ADDR_SET			0x1UL
2872eb16b7SDevanshi Chauhan Alpeshbhai 
29f91c3cb1SSiva Durga Prasad Paladugu static uintptr_t versal_sec_entry;
30f91c3cb1SSiva Durga Prasad Paladugu 
versal_pwr_domain_on(u_register_t mpidr)31912b7a6fSVenkatesh Yadav Abbarapu static int32_t versal_pwr_domain_on(u_register_t mpidr)
32f91c3cb1SSiva Durga Prasad Paladugu {
33912b7a6fSVenkatesh Yadav Abbarapu 	int32_t cpu_id = plat_core_pos_by_mpidr(mpidr);
34394a65aaSTejas Patel 	const struct pm_proc *proc;
35890781d1SMaheedhar Bollapalli 	int32_t ret = PSCI_E_INTERN_FAIL;
36f91c3cb1SSiva Durga Prasad Paladugu 
37f91c3cb1SSiva Durga Prasad Paladugu 	VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr);
38f91c3cb1SSiva Durga Prasad Paladugu 
39b9fa2d9fSAbhyuday Godhasara 	if (cpu_id == -1) {
40890781d1SMaheedhar Bollapalli 		goto exit_label;
41b9fa2d9fSAbhyuday Godhasara 	}
42f91c3cb1SSiva Durga Prasad Paladugu 
43912b7a6fSVenkatesh Yadav Abbarapu 	proc = pm_get_proc((uint32_t)cpu_id);
44655e62aaSRonak Jain 	if (proc == NULL) {
45890781d1SMaheedhar Bollapalli 		goto exit_label;
46652c1ab1SMichal Simek 	}
47f91c3cb1SSiva Durga Prasad Paladugu 
48394a65aaSTejas Patel 	/* Send request to PMC to wake up selected ACPU core */
4972eb16b7SDevanshi Chauhan Alpeshbhai 	(void)pm_req_wakeup(proc->node_id,
5072eb16b7SDevanshi Chauhan Alpeshbhai 			    (uint32_t)((versal_sec_entry & SEC_ENTRY_ADDRESS_MASK) |
51*3e3cdf26SRonak Jain 			    RESUME_ADDR_SET), versal_sec_entry >> 32, 0, NON_SECURE);
52f91c3cb1SSiva Durga Prasad Paladugu 
53394a65aaSTejas Patel 	/* Clear power down request */
54394a65aaSTejas Patel 	pm_client_wakeup(proc);
55f91c3cb1SSiva Durga Prasad Paladugu 
56890781d1SMaheedhar Bollapalli 	ret = PSCI_E_SUCCESS;
57890781d1SMaheedhar Bollapalli 
58890781d1SMaheedhar Bollapalli exit_label:
59890781d1SMaheedhar Bollapalli 	return ret;
60f91c3cb1SSiva Durga Prasad Paladugu }
61f91c3cb1SSiva Durga Prasad Paladugu 
625a8ffeabSTejas Patel /**
635a8ffeabSTejas Patel  * versal_pwr_domain_suspend() - This function sends request to PMC to suspend
645a8ffeabSTejas Patel  *                               core.
65de7ed953SPrasad Kummari  * @target_state: Targated state.
665a8ffeabSTejas Patel  *
675a8ffeabSTejas Patel  */
versal_pwr_domain_suspend(const psci_power_state_t * target_state)685a8ffeabSTejas Patel static void versal_pwr_domain_suspend(const psci_power_state_t *target_state)
695a8ffeabSTejas Patel {
70912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t state;
71912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t cpu_id = plat_my_core_pos();
725a8ffeabSTejas Patel 	const struct pm_proc *proc = pm_get_proc(cpu_id);
735a8ffeabSTejas Patel 
74655e62aaSRonak Jain 	if (proc == NULL) {
75652c1ab1SMichal Simek 		return;
76652c1ab1SMichal Simek 	}
77652c1ab1SMichal Simek 
780623dceaSAbhyuday Godhasara 	for (size_t i = 0U; i <= PLAT_MAX_PWR_LVL; i++) {
795a8ffeabSTejas Patel 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
805a8ffeabSTejas Patel 			__func__, i, target_state->pwr_domain_state[i]);
81b9fa2d9fSAbhyuday Godhasara 	}
825a8ffeabSTejas Patel 
835a8ffeabSTejas Patel 	plat_versal_gic_cpuif_disable();
845a8ffeabSTejas Patel 
85d4c7b550SRavi Patel 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
865a8ffeabSTejas Patel 		plat_versal_gic_save();
87d4c7b550SRavi Patel 	}
885a8ffeabSTejas Patel 
890ed8b4bfSMaheedhar Bollapalli 	state = (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) ?
905a8ffeabSTejas Patel 		PM_STATE_SUSPEND_TO_RAM : PM_STATE_CPU_IDLE;
915a8ffeabSTejas Patel 
925a8ffeabSTejas Patel 	/* Send request to PMC to suspend this core */
93526a1fd1SAbhyuday Godhasara 	(void)pm_self_suspend(proc->node_id, MAX_LATENCY, state, versal_sec_entry,
94*3e3cdf26SRonak Jain 			      NON_SECURE);
955a8ffeabSTejas Patel 
965a8ffeabSTejas Patel 	/* APU is to be turned off */
975a8ffeabSTejas Patel 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
985a8ffeabSTejas Patel 		/* disable coherency */
995a8ffeabSTejas Patel 		plat_arm_interconnect_exit_coherency();
1005a8ffeabSTejas Patel 	}
1015a8ffeabSTejas Patel }
1025a8ffeabSTejas Patel 
1035a8ffeabSTejas Patel /**
1045a8ffeabSTejas Patel  * versal_pwr_domain_suspend_finish() - This function performs actions to finish
1055a8ffeabSTejas Patel  *                                      suspend procedure.
106de7ed953SPrasad Kummari  * @target_state: Targated state.
1075a8ffeabSTejas Patel  *
1085a8ffeabSTejas Patel  */
versal_pwr_domain_suspend_finish(const psci_power_state_t * target_state)1095a8ffeabSTejas Patel static void versal_pwr_domain_suspend_finish(
1105a8ffeabSTejas Patel 					const psci_power_state_t *target_state)
1115a8ffeabSTejas Patel {
112912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t cpu_id = plat_my_core_pos();
1135a8ffeabSTejas Patel 	const struct pm_proc *proc = pm_get_proc(cpu_id);
1145a8ffeabSTejas Patel 
115655e62aaSRonak Jain 	if (proc == NULL) {
116652c1ab1SMichal Simek 		return;
117652c1ab1SMichal Simek 	}
118652c1ab1SMichal Simek 
1190623dceaSAbhyuday Godhasara 	for (size_t i = 0U; i <= PLAT_MAX_PWR_LVL; i++) {
1205a8ffeabSTejas Patel 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
1215a8ffeabSTejas Patel 			__func__, i, target_state->pwr_domain_state[i]);
122b9fa2d9fSAbhyuday Godhasara 	}
1235a8ffeabSTejas Patel 
1245a8ffeabSTejas Patel 	/* Clear the APU power control register for this cpu */
1255a8ffeabSTejas Patel 	pm_client_wakeup(proc);
1265a8ffeabSTejas Patel 
1275a8ffeabSTejas Patel 	/* enable coherency */
1285a8ffeabSTejas Patel 	plat_arm_interconnect_enter_coherency();
1295a8ffeabSTejas Patel 
1305a8ffeabSTejas Patel 	/* APU was turned off, so restore GIC context */
1315a8ffeabSTejas Patel 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
1325a8ffeabSTejas Patel 		plat_versal_gic_resume();
1335a8ffeabSTejas Patel 	}
134d4c7b550SRavi Patel 
135d4c7b550SRavi Patel 	plat_versal_gic_cpuif_enable();
1365a8ffeabSTejas Patel }
1375a8ffeabSTejas Patel 
versal_pwr_domain_on_finish(const psci_power_state_t * target_state)13816c611f8SMaheedhar Bollapalli static void versal_pwr_domain_on_finish(const psci_power_state_t *target_state)
139f91c3cb1SSiva Durga Prasad Paladugu {
140d87b0ce3SDevanshi Chauhan Alpeshbhai 	/*
141d87b0ce3SDevanshi Chauhan Alpeshbhai 	 * Typecasting to void to intentionally retain the variable and avoid
142d87b0ce3SDevanshi Chauhan Alpeshbhai 	 * MISRA violation for unused parameters. This may be used in the
143d87b0ce3SDevanshi Chauhan Alpeshbhai 	 * future if specific action is required based on CPU power state.
144d87b0ce3SDevanshi Chauhan Alpeshbhai 	 */
145d87b0ce3SDevanshi Chauhan Alpeshbhai 	(void)target_state;
146d87b0ce3SDevanshi Chauhan Alpeshbhai 
147f91c3cb1SSiva Durga Prasad Paladugu 	/* Enable the gic cpu interface */
148f91c3cb1SSiva Durga Prasad Paladugu 	plat_versal_gic_pcpu_init();
149f91c3cb1SSiva Durga Prasad Paladugu 
150f91c3cb1SSiva Durga Prasad Paladugu 	/* Program the gic per-cpu distributor or re-distributor interface */
151f91c3cb1SSiva Durga Prasad Paladugu 	plat_versal_gic_cpuif_enable();
152f91c3cb1SSiva Durga Prasad Paladugu }
153f91c3cb1SSiva Durga Prasad Paladugu 
1545a8ffeabSTejas Patel /**
155de7ed953SPrasad Kummari  * versal_system_off() - This function sends the system off request to firmware.
156de7ed953SPrasad Kummari  *                       This function does not return.
157de7ed953SPrasad Kummari  *
1580abf4bbaSSaeed Nowshadi  */
versal_system_off(void)1590abf4bbaSSaeed Nowshadi static void __dead2 versal_system_off(void)
1600abf4bbaSSaeed Nowshadi {
1610abf4bbaSSaeed Nowshadi 	/* Send the power down request to the PMC */
162526a1fd1SAbhyuday Godhasara 	(void)pm_system_shutdown(XPM_SHUTDOWN_TYPE_SHUTDOWN,
163*3e3cdf26SRonak Jain 				 pm_get_shutdown_scope(), NON_SECURE);
1640abf4bbaSSaeed Nowshadi 
16512475663SMaheedhar Bollapalli 	while (true) {
1660abf4bbaSSaeed Nowshadi 		wfi();
1670abf4bbaSSaeed Nowshadi 	}
168b9fa2d9fSAbhyuday Godhasara }
1690abf4bbaSSaeed Nowshadi 
1700abf4bbaSSaeed Nowshadi /**
171de7ed953SPrasad Kummari  * versal_system_reset() - This function sends the reset request to firmware
172de7ed953SPrasad Kummari  *                         for the system to reset.  This function does not
173de7ed953SPrasad Kummari  *			   return.
174de7ed953SPrasad Kummari  *
1750abf4bbaSSaeed Nowshadi  */
versal_system_reset(void)1760abf4bbaSSaeed Nowshadi static void __dead2 versal_system_reset(void)
1770abf4bbaSSaeed Nowshadi {
17888ee0816SJay Buddhabhatti 	uint32_t ret, timeout = 10000U;
17988ee0816SJay Buddhabhatti 
18088ee0816SJay Buddhabhatti 	request_cpu_pwrdwn();
18188ee0816SJay Buddhabhatti 
18288ee0816SJay Buddhabhatti 	/*
18388ee0816SJay Buddhabhatti 	 * Send the system reset request to the firmware if power down request
18488ee0816SJay Buddhabhatti 	 * is not received from firmware.
18588ee0816SJay Buddhabhatti 	 */
186c0719d21SDevanshi Chauhan 	if (!pm_pwrdwn_req_status()) {
187526a1fd1SAbhyuday Godhasara 		(void)pm_system_shutdown(XPM_SHUTDOWN_TYPE_RESET,
188*3e3cdf26SRonak Jain 					 pm_get_shutdown_scope(), NON_SECURE);
1890abf4bbaSSaeed Nowshadi 
19088ee0816SJay Buddhabhatti 		/*
19188ee0816SJay Buddhabhatti 		 * Wait for system shutdown request completed and idle callback
19288ee0816SJay Buddhabhatti 		 * not received.
19388ee0816SJay Buddhabhatti 		 */
19488ee0816SJay Buddhabhatti 		do {
195bdba3c84SDevanshi Chauhan Alpeshbhai 			ret = ipi_mb_enquire_status(primary_proc->ipi->local_ipi_id,
19688ee0816SJay Buddhabhatti 						    primary_proc->ipi->remote_ipi_id);
19788ee0816SJay Buddhabhatti 			udelay(100);
19888ee0816SJay Buddhabhatti 			timeout--;
19988ee0816SJay Buddhabhatti 		} while ((ret != IPI_MB_STATUS_RECV_PENDING) && (timeout > 0U));
20088ee0816SJay Buddhabhatti 	}
20188ee0816SJay Buddhabhatti 
20288ee0816SJay Buddhabhatti 	(void)psci_cpu_off();
20388ee0816SJay Buddhabhatti 
20412475663SMaheedhar Bollapalli 	while (true) {
2050abf4bbaSSaeed Nowshadi 		wfi();
2060abf4bbaSSaeed Nowshadi 	}
207b9fa2d9fSAbhyuday Godhasara }
2080abf4bbaSSaeed Nowshadi 
versal_validate_ns_entrypoint(uint64_t ns_entrypoint)209435bc14aSMaheedhar Bollapalli static int32_t versal_validate_ns_entrypoint(uint64_t ns_entrypoint)
210435bc14aSMaheedhar Bollapalli {
211435bc14aSMaheedhar Bollapalli 	int32_t ret = PSCI_E_SUCCESS;
212435bc14aSMaheedhar Bollapalli 
213435bc14aSMaheedhar Bollapalli 	if (((ns_entrypoint >= PLAT_DDR_LOWMEM_MAX) && (ns_entrypoint <= PLAT_DDR_HIGHMEM_MAX)) ||
214435bc14aSMaheedhar Bollapalli 		((ns_entrypoint >= BL31_BASE) && (ns_entrypoint <= BL31_LIMIT))) {
215435bc14aSMaheedhar Bollapalli 		ret = PSCI_E_INVALID_ADDRESS;
216435bc14aSMaheedhar Bollapalli 	}
217435bc14aSMaheedhar Bollapalli 
218435bc14aSMaheedhar Bollapalli 	return ret;
219435bc14aSMaheedhar Bollapalli }
220435bc14aSMaheedhar Bollapalli 
2210abf4bbaSSaeed Nowshadi /**
222de7ed953SPrasad Kummari  * versal_pwr_domain_off() - This function performs actions to turn off core.
223de7ed953SPrasad Kummari  * @target_state: Targated state.
2245a8ffeabSTejas Patel  *
2255a8ffeabSTejas Patel  */
versal_pwr_domain_off(const psci_power_state_t * target_state)2265a8ffeabSTejas Patel static void versal_pwr_domain_off(const psci_power_state_t *target_state)
2275a8ffeabSTejas Patel {
228e452826aSMaheedhar Bollapalli 	uint32_t ret, fw_api_version, version_type[RET_PAYLOAD_ARG_CNT] = {0U};
229912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t cpu_id = plat_my_core_pos();
2305a8ffeabSTejas Patel 	const struct pm_proc *proc = pm_get_proc(cpu_id);
2315a8ffeabSTejas Patel 
232655e62aaSRonak Jain 	if (proc == NULL) {
233652c1ab1SMichal Simek 		return;
234652c1ab1SMichal Simek 	}
235652c1ab1SMichal Simek 
2360623dceaSAbhyuday Godhasara 	for (size_t i = 0U; i <= PLAT_MAX_PWR_LVL; i++) {
2375a8ffeabSTejas Patel 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
2385a8ffeabSTejas Patel 			__func__, i, target_state->pwr_domain_state[i]);
239b9fa2d9fSAbhyuday Godhasara 	}
2405a8ffeabSTejas Patel 
2415a8ffeabSTejas Patel 	/* Prevent interrupts from spuriously waking up this cpu */
2425a8ffeabSTejas Patel 	plat_versal_gic_cpuif_disable();
2435a8ffeabSTejas Patel 
2445a8ffeabSTejas Patel 	/*
2455a8ffeabSTejas Patel 	 * Send request to PMC to power down the appropriate APU CPU
2465a8ffeabSTejas Patel 	 * core.
2475a8ffeabSTejas Patel 	 * According to PSCI specification, CPU_off function does not
2485a8ffeabSTejas Patel 	 * have resume address and CPU core can only be woken up
2495a8ffeabSTejas Patel 	 * invoking CPU_on function, during which resume address will
2505a8ffeabSTejas Patel 	 * be set.
2515a8ffeabSTejas Patel 	 */
25272eb16b7SDevanshi Chauhan Alpeshbhai 	ret = (uint32_t)pm_feature_check((uint32_t)PM_SELF_SUSPEND,
253*3e3cdf26SRonak Jain 					 &version_type[0], NON_SECURE);
254b802b278SMaheedhar Bollapalli 	if (ret == (uint32_t)PM_RET_SUCCESS) {
255e452826aSMaheedhar Bollapalli 		fw_api_version = version_type[0] & 0xFFFFU;
25659497016SJay Buddhabhatti 		if (fw_api_version >= 3U) {
25759497016SJay Buddhabhatti 			(void)pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_OFF, 0,
258*3e3cdf26SRonak Jain 					      NON_SECURE);
25959497016SJay Buddhabhatti 		} else {
260526a1fd1SAbhyuday Godhasara 			(void)pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_IDLE, 0,
261*3e3cdf26SRonak Jain 					      NON_SECURE);
2625a8ffeabSTejas Patel 		}
26359497016SJay Buddhabhatti 	}
26459497016SJay Buddhabhatti }
2655a8ffeabSTejas Patel 
2665a8ffeabSTejas Patel /**
2675a8ffeabSTejas Patel  * versal_validate_power_state() - This function ensures that the power state
2685a8ffeabSTejas Patel  *                                 parameter in request is valid.
269de7ed953SPrasad Kummari  * @power_state: Power state of core.
270de7ed953SPrasad Kummari  * @req_state: Requested state.
2715a8ffeabSTejas Patel  *
272de7ed953SPrasad Kummari  * Return: Returns status, either success or reason.
2735a8ffeabSTejas Patel  *
2745a8ffeabSTejas Patel  */
versal_validate_power_state(uint32_t power_state,psci_power_state_t * req_state)275912b7a6fSVenkatesh Yadav Abbarapu static int32_t versal_validate_power_state(uint32_t power_state,
2765a8ffeabSTejas Patel 				       psci_power_state_t *req_state)
2775a8ffeabSTejas Patel {
278890781d1SMaheedhar Bollapalli 	int32_t ret = PSCI_E_SUCCESS;
2795a8ffeabSTejas Patel 	VERBOSE("%s: power_state: 0x%x\n", __func__, power_state);
2805a8ffeabSTejas Patel 
281912b7a6fSVenkatesh Yadav Abbarapu 	uint32_t pstate = psci_get_pstate_type(power_state);
2825a8ffeabSTejas Patel 
283b39c82e9SMaheedhar Bollapalli 	assert(req_state != NULL);
2845a8ffeabSTejas Patel 
2855a8ffeabSTejas Patel 	/* Sanity check the requested state */
286b9fa2d9fSAbhyuday Godhasara 	if (pstate == PSTATE_TYPE_STANDBY) {
2875a8ffeabSTejas Patel 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE;
288b9fa2d9fSAbhyuday Godhasara 	} else {
2895a8ffeabSTejas Patel 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE;
290b9fa2d9fSAbhyuday Godhasara 	}
2915a8ffeabSTejas Patel 
2925a8ffeabSTejas Patel 	/* We expect the 'state id' to be zero */
293a62c40d4SAbhyuday Godhasara 	if (psci_get_pstate_id(power_state) != 0U) {
294890781d1SMaheedhar Bollapalli 		ret = PSCI_E_INVALID_PARAMS;
295b9fa2d9fSAbhyuday Godhasara 	}
2965a8ffeabSTejas Patel 
297890781d1SMaheedhar Bollapalli 	return ret;
2985a8ffeabSTejas Patel }
2995a8ffeabSTejas Patel 
3005a8ffeabSTejas Patel /**
301de7ed953SPrasad Kummari  * versal_get_sys_suspend_power_state() - Get power state for system suspend.
302de7ed953SPrasad Kummari  * @req_state: Requested state.
3035a8ffeabSTejas Patel  *
3045a8ffeabSTejas Patel  */
versal_get_sys_suspend_power_state(psci_power_state_t * req_state)3055a8ffeabSTejas Patel static void versal_get_sys_suspend_power_state(psci_power_state_t *req_state)
3065a8ffeabSTejas Patel {
3075a8ffeabSTejas Patel 	req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE;
3085a8ffeabSTejas Patel 	req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE;
3095a8ffeabSTejas Patel }
3105a8ffeabSTejas Patel 
311f91c3cb1SSiva Durga Prasad Paladugu static const struct plat_psci_ops versal_nopmc_psci_ops = {
312394a65aaSTejas Patel 	.pwr_domain_on			= versal_pwr_domain_on,
3135a8ffeabSTejas Patel 	.pwr_domain_off			= versal_pwr_domain_off,
314f91c3cb1SSiva Durga Prasad Paladugu 	.pwr_domain_on_finish		= versal_pwr_domain_on_finish,
3155a8ffeabSTejas Patel 	.pwr_domain_suspend		= versal_pwr_domain_suspend,
3165a8ffeabSTejas Patel 	.pwr_domain_suspend_finish	= versal_pwr_domain_suspend_finish,
3170abf4bbaSSaeed Nowshadi 	.system_off			= versal_system_off,
3180abf4bbaSSaeed Nowshadi 	.system_reset			= versal_system_reset,
319435bc14aSMaheedhar Bollapalli 	.validate_ns_entrypoint		= versal_validate_ns_entrypoint,
3205a8ffeabSTejas Patel 	.validate_power_state		= versal_validate_power_state,
3215a8ffeabSTejas Patel 	.get_sys_suspend_power_state	= versal_get_sys_suspend_power_state,
322f91c3cb1SSiva Durga Prasad Paladugu };
323f91c3cb1SSiva Durga Prasad Paladugu 
324f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
325f91c3cb1SSiva Durga Prasad Paladugu  * Export the platform specific power ops.
326f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
plat_setup_psci_ops(uintptr_t sec_entrypoint,const struct plat_psci_ops ** psci_ops)3273df32f85SDevanshi Chauhan Alpeshbhai int plat_setup_psci_ops(uintptr_t sec_entrypoint,
328f91c3cb1SSiva Durga Prasad Paladugu 			const struct plat_psci_ops **psci_ops)
329f91c3cb1SSiva Durga Prasad Paladugu {
330f91c3cb1SSiva Durga Prasad Paladugu 	versal_sec_entry = sec_entrypoint;
331f91c3cb1SSiva Durga Prasad Paladugu 
332f91c3cb1SSiva Durga Prasad Paladugu 	*psci_ops = &versal_nopmc_psci_ops;
333f91c3cb1SSiva Durga Prasad Paladugu 
334f91c3cb1SSiva Durga Prasad Paladugu 	return 0;
335f91c3cb1SSiva Durga Prasad Paladugu }
336