1ab36d097STejas Patel /* 2619bc13eSMichal Simek * Copyright (c) 2018-2022, Arm Limited and Contributors. All rights reserved. 3e497421dSTanmay Shah * Copyright (c) 2019-2022, Xilinx, Inc. All rights reserved. 409ac1ca2SMaheedhar Bollapalli * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved. 5ab36d097STejas Patel * 6ab36d097STejas Patel * SPDX-License-Identifier: BSD-3-Clause 7ab36d097STejas Patel */ 8ab36d097STejas Patel 9ab36d097STejas Patel #ifndef VERSAL_DEF_H 10ab36d097STejas Patel #define VERSAL_DEF_H 11ab36d097STejas Patel 1253adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h> 13ab36d097STejas Patel #include <plat/common/common_def.h> 14ab36d097STejas Patel 15079c6e24SAkshay Belsare #define PLATFORM_MASK GENMASK(27U, 24U) 16079c6e24SAkshay Belsare #define PLATFORM_VERSION_MASK GENMASK(31U, 28U) 17079c6e24SAkshay Belsare 18e497421dSTanmay Shah /* number of interrupt handlers. increase as required */ 19e497421dSTanmay Shah #define MAX_INTR_EL3 2 20ab36d097STejas Patel /* List all consoles */ 21ab36d097STejas Patel #define VERSAL_CONSOLE_ID_pl011 1 22ab36d097STejas Patel #define VERSAL_CONSOLE_ID_pl011_0 1 23ab36d097STejas Patel #define VERSAL_CONSOLE_ID_pl011_1 2 24ab36d097STejas Patel #define VERSAL_CONSOLE_ID_dcc 3 25*d629db24SPrasad Kummari #define VERSAL_CONSOLE_ID_dtb 4 26ab36d097STejas Patel 2704a48335SMichal Simek #define CONSOLE_IS(con) (VERSAL_CONSOLE_ID_ ## con == VERSAL_CONSOLE) 28ab36d097STejas Patel 29d533f58dSPrasad Kummari /* Runtime console */ 30d533f58dSPrasad Kummari #define RT_CONSOLE_ID_pl011 1 31d533f58dSPrasad Kummari #define RT_CONSOLE_ID_pl011_0 1 32d533f58dSPrasad Kummari #define RT_CONSOLE_ID_pl011_1 2 33d533f58dSPrasad Kummari #define RT_CONSOLE_ID_dcc 3 34d533f58dSPrasad Kummari #define RT_CONSOLE_ID_dtb 4 35d533f58dSPrasad Kummari 36d533f58dSPrasad Kummari #define RT_CONSOLE_IS(con) (RT_CONSOLE_ID_ ## con == CONSOLE_RUNTIME) 37d533f58dSPrasad Kummari 3809ac1ca2SMaheedhar Bollapalli /* List of platforms */ 3909ac1ca2SMaheedhar Bollapalli #define VERSAL_SILICON U(0) 4009ac1ca2SMaheedhar Bollapalli #define VERSAL_SPP U(1) 4109ac1ca2SMaheedhar Bollapalli #define VERSAL_EMU U(2) 4209ac1ca2SMaheedhar Bollapalli #define VERSAL_QEMU U(3) 43db827f99SAkshay Belsare #define VERSAL_COSIM U(7) 44ab36d097STejas Patel 45ab36d097STejas Patel /* Firmware Image Package */ 46ab36d097STejas Patel #define VERSAL_PRIMARY_CPU 0 47ab36d097STejas Patel 48ab36d097STejas Patel /******************************************************************************* 49ab36d097STejas Patel * memory map related constants 50ab36d097STejas Patel ******************************************************************************/ 51ab36d097STejas Patel #define DEVICE0_BASE 0xFF000000 52ab36d097STejas Patel #define DEVICE0_SIZE 0x00E00000 53ab36d097STejas Patel #define DEVICE1_BASE 0xF9000000 54ab36d097STejas Patel #define DEVICE1_SIZE 0x00800000 55ab36d097STejas Patel 56ab36d097STejas Patel /******************************************************************************* 57ab36d097STejas Patel * IRQ constants 58ab36d097STejas Patel ******************************************************************************/ 59b2bb3efbSAbhyuday Godhasara #define VERSAL_IRQ_SEC_PHY_TIMER U(29) 607ff4d4fbSPrasad Kummari #define ARM_IRQ_SEC_PHY_TIMER 29 61ab36d097STejas Patel 62ab36d097STejas Patel /******************************************************************************* 635a8ffeabSTejas Patel * CCI-400 related constants 645a8ffeabSTejas Patel ******************************************************************************/ 655a8ffeabSTejas Patel #define PLAT_ARM_CCI_BASE 0xFD000000 66245d30efSMichal Simek #define PLAT_ARM_CCI_SIZE 0x00100000 675a8ffeabSTejas Patel #define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4 685a8ffeabSTejas Patel #define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 5 695a8ffeabSTejas Patel 705a8ffeabSTejas Patel /******************************************************************************* 71ab36d097STejas Patel * UART related constants 72ab36d097STejas Patel ******************************************************************************/ 73ab36d097STejas Patel #define VERSAL_UART0_BASE 0xFF000000 74ab36d097STejas Patel #define VERSAL_UART1_BASE 0xFF010000 75ab36d097STejas Patel 76*d629db24SPrasad Kummari #if CONSOLE_IS(pl011) || CONSOLE_IS(dtb) 7704a48335SMichal Simek # define UART_BASE VERSAL_UART0_BASE 78d533f58dSPrasad Kummari # define UART_TYPE CONSOLE_PL011 7904a48335SMichal Simek #elif CONSOLE_IS(pl011_1) 8004a48335SMichal Simek # define UART_BASE VERSAL_UART1_BASE 81d533f58dSPrasad Kummari # define UART_TYPE CONSOLE_PL011 82d533f58dSPrasad Kummari #elif CONSOLE_IS(dcc) 83d533f58dSPrasad Kummari # define UART_BASE 0x0 84d533f58dSPrasad Kummari # define UART_TYPE CONSOLE_DCC 85ab36d097STejas Patel #else 86ab36d097STejas Patel # error "invalid VERSAL_CONSOLE" 87ab36d097STejas Patel #endif 88ab36d097STejas Patel 89d533f58dSPrasad Kummari /* Runtime console */ 90d533f58dSPrasad Kummari #if defined(CONSOLE_RUNTIME) 91d533f58dSPrasad Kummari #if RT_CONSOLE_IS(pl011) || RT_CONSOLE_IS(dtb) 92d533f58dSPrasad Kummari # define RT_UART_BASE VERSAL_UART0_BASE 93d533f58dSPrasad Kummari # define RT_UART_TYPE CONSOLE_PL011 94d533f58dSPrasad Kummari #elif RT_CONSOLE_IS(pl011_1) 95d533f58dSPrasad Kummari # define RT_UART_BASE VERSAL_UART1_BASE 96d533f58dSPrasad Kummari # define RT_UART_TYPE CONSOLE_PL011 97d533f58dSPrasad Kummari #elif RT_CONSOLE_IS(dcc) 98d533f58dSPrasad Kummari # define RT_UART_BASE 0x0 99d533f58dSPrasad Kummari # define RT_UART_TYPE CONSOLE_DCC 100d533f58dSPrasad Kummari #else 101d533f58dSPrasad Kummari # error "invalid CONSOLE_RUNTIME" 102d533f58dSPrasad Kummari #endif 103d533f58dSPrasad Kummari #endif 104d533f58dSPrasad Kummari 105ab36d097STejas Patel /******************************************************************************* 106ab36d097STejas Patel * Platform related constants 107ab36d097STejas Patel ******************************************************************************/ 10804a48335SMichal Simek #define UART_BAUDRATE 115200 109ab36d097STejas Patel 110ab36d097STejas Patel /* Access control register defines */ 111ab36d097STejas Patel #define ACTLR_EL3_L2ACTLR_BIT (1 << 6) 112ab36d097STejas Patel #define ACTLR_EL3_CPUACTLR_BIT (1 << 0) 113ab36d097STejas Patel 114ab36d097STejas Patel /* For cpu reset APU space here too 0xFE5F1000 CRF_APB*/ 115ab36d097STejas Patel #define CRF_BASE 0xFD1A0000 116ab36d097STejas Patel #define CRF_SIZE 0x00600000 117ab36d097STejas Patel 118ab36d097STejas Patel /* CRF registers and bitfields */ 119ab36d097STejas Patel #define CRF_RST_APU (CRF_BASE + 0X00000300) 120ab36d097STejas Patel 121ab36d097STejas Patel #define CRF_RST_APU_ACPU_RESET (1 << 0) 122ab36d097STejas Patel #define CRF_RST_APU_ACPU_PWRON_RESET (1 << 10) 123ab36d097STejas Patel 124f000744eSPrasad Kummari /* IOU SCNTRS */ 125f000744eSPrasad Kummari #define IOU_SCNTRS_BASE U(0xFF140000) 126f000744eSPrasad Kummari #define IOU_SCNTRS_BASE_FREQ_OFFSET U(0x20) 127f000744eSPrasad Kummari 128ab36d097STejas Patel /* APU registers and bitfields */ 1295d1c211eSAbhyuday Godhasara #define FPD_APU_BASE 0xFD5C0000U 1305d1c211eSAbhyuday Godhasara #define FPD_APU_CONFIG_0 (FPD_APU_BASE + 0x20U) 1315d1c211eSAbhyuday Godhasara #define FPD_APU_RVBAR_L_0 (FPD_APU_BASE + 0x40U) 1325d1c211eSAbhyuday Godhasara #define FPD_APU_RVBAR_H_0 (FPD_APU_BASE + 0x44U) 1335d1c211eSAbhyuday Godhasara #define FPD_APU_PWRCTL (FPD_APU_BASE + 0x90U) 134ab36d097STejas Patel 1355d1c211eSAbhyuday Godhasara #define FPD_APU_CONFIG_0_VINITHI_SHIFT 8U 1365d1c211eSAbhyuday Godhasara #define APU_0_PWRCTL_CPUPWRDWNREQ_MASK 1U 1375d1c211eSAbhyuday Godhasara #define APU_1_PWRCTL_CPUPWRDWNREQ_MASK 2U 138ab36d097STejas Patel 13931ce893eSVenkatesh Yadav Abbarapu /* PMC registers and bitfields */ 1405d1c211eSAbhyuday Godhasara #define PMC_GLOBAL_BASE 0xF1110000U 1415d1c211eSAbhyuday Godhasara #define PMC_GLOBAL_GLOB_GEN_STORAGE4 (PMC_GLOBAL_BASE + 0x40U) 14231ce893eSVenkatesh Yadav Abbarapu 143ab36d097STejas Patel #endif /* VERSAL_DEF_H */ 144