xref: /rk3399_ARM-atf/plat/xilinx/versal/include/versal_def.h (revision 245d30efe617af68c674b411d63c680dca1c21dd)
1ab36d097STejas Patel /*
2be73459aSVenkatesh Yadav Abbarapu  * Copyright (c) 2018-2022, ARM Limited and Contributors. All rights reserved.
3e497421dSTanmay Shah  * Copyright (c) 2019-2022, Xilinx, Inc. All rights reserved.
4e497421dSTanmay Shah  * Copyright (c) 2022, Advanced Micro Devices, Inc. All rights reserved.
5ab36d097STejas Patel  *
6ab36d097STejas Patel  * SPDX-License-Identifier: BSD-3-Clause
7ab36d097STejas Patel  */
8ab36d097STejas Patel 
9ab36d097STejas Patel #ifndef VERSAL_DEF_H
10ab36d097STejas Patel #define VERSAL_DEF_H
11ab36d097STejas Patel 
1253adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h>
13ab36d097STejas Patel #include <plat/common/common_def.h>
14ab36d097STejas Patel 
15e497421dSTanmay Shah /* number of interrupt handlers. increase as required */
16e497421dSTanmay Shah #define MAX_INTR_EL3			2
17ab36d097STejas Patel /* List all consoles */
18ab36d097STejas Patel #define VERSAL_CONSOLE_ID_pl011	1
19ab36d097STejas Patel #define VERSAL_CONSOLE_ID_pl011_0	1
20ab36d097STejas Patel #define VERSAL_CONSOLE_ID_pl011_1	2
21ab36d097STejas Patel #define VERSAL_CONSOLE_ID_dcc		3
22ab36d097STejas Patel 
23ab36d097STejas Patel #define VERSAL_CONSOLE_IS(con)	(VERSAL_CONSOLE_ID_ ## con == VERSAL_CONSOLE)
24ab36d097STejas Patel 
25ab36d097STejas Patel /* List all supported platforms */
26ab36d097STejas Patel #define VERSAL_PLATFORM_ID_versal_virt	1
27be73459aSVenkatesh Yadav Abbarapu #define VERSAL_PLATFORM_ID_spp_itr6	2
28be73459aSVenkatesh Yadav Abbarapu #define VERSAL_PLATFORM_ID_emu_itr6	3
29d69bbd0eSSiva Durga Prasad Paladugu #define VERSAL_PLATFORM_ID_silicon	4
30ab36d097STejas Patel 
31ab36d097STejas Patel #define VERSAL_PLATFORM_IS(con)	(VERSAL_PLATFORM_ID_ ## con == VERSAL_PLATFORM)
32ab36d097STejas Patel 
33ab36d097STejas Patel /* Firmware Image Package */
34ab36d097STejas Patel #define VERSAL_PRIMARY_CPU	0
35ab36d097STejas Patel 
36ab36d097STejas Patel /*******************************************************************************
37ab36d097STejas Patel  * memory map related constants
38ab36d097STejas Patel  ******************************************************************************/
39ab36d097STejas Patel #define DEVICE0_BASE		0xFF000000
40ab36d097STejas Patel #define DEVICE0_SIZE		0x00E00000
41ab36d097STejas Patel #define DEVICE1_BASE		0xF9000000
42ab36d097STejas Patel #define DEVICE1_SIZE		0x00800000
43ab36d097STejas Patel 
44ab36d097STejas Patel /*******************************************************************************
45ab36d097STejas Patel  * IRQ constants
46ab36d097STejas Patel  ******************************************************************************/
47b2bb3efbSAbhyuday Godhasara #define VERSAL_IRQ_SEC_PHY_TIMER		U(29)
48ab36d097STejas Patel 
49ab36d097STejas Patel /*******************************************************************************
505a8ffeabSTejas Patel  * CCI-400 related constants
515a8ffeabSTejas Patel  ******************************************************************************/
525a8ffeabSTejas Patel #define PLAT_ARM_CCI_BASE		0xFD000000
53*245d30efSMichal Simek #define PLAT_ARM_CCI_SIZE		0x00100000
545a8ffeabSTejas Patel #define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX	4
555a8ffeabSTejas Patel #define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX	5
565a8ffeabSTejas Patel 
575a8ffeabSTejas Patel /*******************************************************************************
58ab36d097STejas Patel  * UART related constants
59ab36d097STejas Patel  ******************************************************************************/
60ab36d097STejas Patel #define VERSAL_UART0_BASE		0xFF000000
61ab36d097STejas Patel #define VERSAL_UART1_BASE		0xFF010000
62ab36d097STejas Patel 
630b25f404SVenkatesh Yadav Abbarapu #if VERSAL_CONSOLE_IS(pl011) || VERSAL_CONSOLE_IS(dcc)
64ab36d097STejas Patel # define VERSAL_UART_BASE	VERSAL_UART0_BASE
65ab36d097STejas Patel #elif VERSAL_CONSOLE_IS(pl011_1)
66ab36d097STejas Patel # define VERSAL_UART_BASE	VERSAL_UART1_BASE
67ab36d097STejas Patel #else
68ab36d097STejas Patel # error "invalid VERSAL_CONSOLE"
69ab36d097STejas Patel #endif
70ab36d097STejas Patel 
71ab36d097STejas Patel #define PLAT_VERSAL_CRASH_UART_BASE		VERSAL_UART_BASE
72ab36d097STejas Patel #define PLAT_VERSAL_CRASH_UART_CLK_IN_HZ	VERSAL_UART_CLOCK
73ab36d097STejas Patel #define VERSAL_CONSOLE_BAUDRATE			VERSAL_UART_BAUDRATE
74ab36d097STejas Patel 
75ab36d097STejas Patel /*******************************************************************************
76ab36d097STejas Patel  * Platform related constants
77ab36d097STejas Patel  ******************************************************************************/
78ab36d097STejas Patel #if VERSAL_PLATFORM_IS(versal_virt)
79ab36d097STejas Patel # define PLATFORM_NAME		"Versal Virt"
80ab36d097STejas Patel # define VERSAL_UART_CLOCK	25000000
81ab36d097STejas Patel # define VERSAL_UART_BAUDRATE	115200
82c959c479SSiva Durga Prasad Paladugu # define VERSAL_CPU_CLOCK	2720000
83d69bbd0eSSiva Durga Prasad Paladugu #elif VERSAL_PLATFORM_IS(silicon)
84d69bbd0eSSiva Durga Prasad Paladugu # define PLATFORM_NAME		"Versal Silicon"
85d69bbd0eSSiva Durga Prasad Paladugu # define VERSAL_UART_CLOCK	100000000
86d69bbd0eSSiva Durga Prasad Paladugu # define VERSAL_UART_BAUDRATE	115200
87d69bbd0eSSiva Durga Prasad Paladugu # define VERSAL_CPU_CLOCK	100000000
88be73459aSVenkatesh Yadav Abbarapu #elif VERSAL_PLATFORM_IS(spp_itr6)
89be73459aSVenkatesh Yadav Abbarapu # define PLATFORM_NAME		"SPP ITR6"
90be73459aSVenkatesh Yadav Abbarapu # define VERSAL_UART_CLOCK	25000000
91be73459aSVenkatesh Yadav Abbarapu # define VERSAL_UART_BAUDRATE	115200
92be73459aSVenkatesh Yadav Abbarapu # define VERSAL_CPU_CLOCK	2720000
93be73459aSVenkatesh Yadav Abbarapu #elif VERSAL_PLATFORM_IS(emu_itr6)
94be73459aSVenkatesh Yadav Abbarapu # define PLATFORM_NAME		"EMU ITR6"
95be73459aSVenkatesh Yadav Abbarapu # define VERSAL_UART_CLOCK	212000
96be73459aSVenkatesh Yadav Abbarapu # define VERSAL_UART_BAUDRATE	9600
97be73459aSVenkatesh Yadav Abbarapu # define VERSAL_CPU_CLOCK	212000
98ab36d097STejas Patel #endif
99ab36d097STejas Patel 
100ab36d097STejas Patel /* Access control register defines */
101ab36d097STejas Patel #define ACTLR_EL3_L2ACTLR_BIT	(1 << 6)
102ab36d097STejas Patel #define ACTLR_EL3_CPUACTLR_BIT	(1 << 0)
103ab36d097STejas Patel 
104ab36d097STejas Patel /* For cpu reset APU space here too 0xFE5F1000 CRF_APB*/
105ab36d097STejas Patel #define CRF_BASE		0xFD1A0000
106ab36d097STejas Patel #define CRF_SIZE		0x00600000
107ab36d097STejas Patel 
108ab36d097STejas Patel /* CRF registers and bitfields */
109ab36d097STejas Patel #define CRF_RST_APU	(CRF_BASE + 0X00000300)
110ab36d097STejas Patel 
111ab36d097STejas Patel #define CRF_RST_APU_ACPU_RESET		(1 << 0)
112ab36d097STejas Patel #define CRF_RST_APU_ACPU_PWRON_RESET	(1 << 10)
113ab36d097STejas Patel 
114ab36d097STejas Patel /* APU registers and bitfields */
1155d1c211eSAbhyuday Godhasara #define FPD_APU_BASE		0xFD5C0000U
1165d1c211eSAbhyuday Godhasara #define FPD_APU_CONFIG_0	(FPD_APU_BASE + 0x20U)
1175d1c211eSAbhyuday Godhasara #define FPD_APU_RVBAR_L_0	(FPD_APU_BASE + 0x40U)
1185d1c211eSAbhyuday Godhasara #define FPD_APU_RVBAR_H_0	(FPD_APU_BASE + 0x44U)
1195d1c211eSAbhyuday Godhasara #define FPD_APU_PWRCTL		(FPD_APU_BASE + 0x90U)
120ab36d097STejas Patel 
1215d1c211eSAbhyuday Godhasara #define FPD_APU_CONFIG_0_VINITHI_SHIFT	8U
1225d1c211eSAbhyuday Godhasara #define APU_0_PWRCTL_CPUPWRDWNREQ_MASK	1U
1235d1c211eSAbhyuday Godhasara #define APU_1_PWRCTL_CPUPWRDWNREQ_MASK	2U
124ab36d097STejas Patel 
12531ce893eSVenkatesh Yadav Abbarapu /* PMC registers and bitfields */
1265d1c211eSAbhyuday Godhasara #define PMC_GLOBAL_BASE			0xF1110000U
1275d1c211eSAbhyuday Godhasara #define PMC_GLOBAL_GLOB_GEN_STORAGE4	(PMC_GLOBAL_BASE + 0x40U)
12831ce893eSVenkatesh Yadav Abbarapu 
129c73a90e5STejas Patel /* IPI registers and bitfields */
130c4185d51SMichal Simek #define PMC_REG_BASE		U(0xFF320000)
131c4185d51SMichal Simek #define PMC_IPI_TRIG_BIT	(1U << 1U)
1320623dceaSAbhyuday Godhasara #define IPI0_REG_BASE		U(0xFF330000)
133b2bb3efbSAbhyuday Godhasara #define IPI0_TRIG_BIT		(1U << 2U)
1340623dceaSAbhyuday Godhasara #define IPI1_REG_BASE		U(0xFF340000)
135b2bb3efbSAbhyuday Godhasara #define IPI1_TRIG_BIT		(1U << 3U)
1360623dceaSAbhyuday Godhasara #define IPI2_REG_BASE		U(0xFF350000)
137b2bb3efbSAbhyuday Godhasara #define IPI2_TRIG_BIT		(1U << 4U)
1380623dceaSAbhyuday Godhasara #define IPI3_REG_BASE		U(0xFF360000)
139b2bb3efbSAbhyuday Godhasara #define IPI3_TRIG_BIT		(1U << 5U)
1400623dceaSAbhyuday Godhasara #define IPI4_REG_BASE		U(0xFF370000)
141b2bb3efbSAbhyuday Godhasara #define IPI4_TRIG_BIT		(1U << 5U)
1420623dceaSAbhyuday Godhasara #define IPI5_REG_BASE		U(0xFF380000)
143b2bb3efbSAbhyuday Godhasara #define IPI5_TRIG_BIT		(1U << 6U)
144c73a90e5STejas Patel 
145ab36d097STejas Patel #endif /* VERSAL_DEF_H */
146